ZHCSEV8D March 2016 – January 2018 ADS131A02 , ADS131A04
PRODUCTION DATA.
The SPI uses five interface signals: CS, SCLK, DIN, DOUT, and DRDY in synchronous slave mode. The CS, SCLK, DIN, and DRDY signals are inputs to the device and the DOUT signal is an output. DRDY can be tied directly to CS (for a total of four interface lines) or can be used independently as a fourth input signal for synchronization to an external event; see the Data Ready (DRDY) section for more information on using the DRDY line for synchronization. Figure 65 shows typical device connections for the ADS131A0x in synchronous slave mode to a host microprocessor or DSP.