ZHCSEV8D March 2016 – January 2018 ADS131A02 , ADS131A04
PRODUCTION DATA.
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
POWER SUPPLY | ||||||
Negative Charge Pump Enabled (VNCPEN(3) = 1) | ||||||
Analog supply voltage | AVDD to AVSS | 3.0 | 3.3 | 3.45 | V | |
AVDD to GND | 3.0 | 3.3 | 3.45 | |||
AVSS to GND | –0.05 | 0 | 0.05 | |||
Digital supply voltage(1) | IOVDD to GND | 1.65 | 3.3 | 3.6 | V | |
Negative Charge Pump Disabled (VNCPEN = 0) | ||||||
Analog supply voltage | AVDD to AVSS | 3.0 | 5.0 | 5.5 | V | |
AVDD to GND | 1.5 | 2.5 | 5.5 | |||
AVSS to GND | –2.75 | –2.5 | 0.05 | |||
Digital supply voltage(1) | IOVDD to GND | 1.65 | 3.3 | 3.6 | V | |
ANALOG INPUTS | ||||||
VIN | Differential input voltage | VIN = VAINxP – VAINxN | –VREF / Gain | VREF / Gain | V | |
VCM | Common-mode input voltage | AVSS | AVDD | V | ||
VAINxP, VAINxN | Absolute input voltage | VNCPEN = 0 | AVSS | AVDD | V | |
VNCPEN = 1 | AVSS – 1.5 | AVDD | V | |||
EXTERNAL REFERENCE | ||||||
VREF | Reference input voltage | REFEXT – REFN | 2.0 | 2.5 | AVDD – 0.5 | V |
VREFN | Reference negative input | AVSS | V | |||
VREFEXT | External reference positive input | VREFN + 2.0 | VREFN + 2.5 | AVDD – 0.5 | V | |
EXTERNAL CLOCK SOURCE | ||||||
fCLKIN | External clock input frequency | IOVDD > 2.7 V | 0.4 | 16.384 | 25 | MHz |
IOVDD ≤ 2.7 V | 0.4 | 8.192 | 15.6 | |||
XTAL clock frequency(2) | 16.384 | 16.5 | MHz | |||
fSCLK | SCLK input to derive fMOD | CLKSRC bit = 1, fSCLK = fICLK,
IOVDD > 2.7 V |
0.2 | 16.384 | 25 | MHz |
CLKSRC bit = 1, fSCLK = fICLK,
IOVDD ≤ 2.7 V |
0.2 | 8.192 | 15.6 | |||
DIGITAL INPUTS | ||||||
Digital input voltage | GND | IOVDD | V | |||
TEMPERATURE | ||||||
TA | Operating ambient temperature | –40 | 125 | °C |