ZHCSEV8D March 2016 – January 2018 ADS131A02 , ADS131A04
PRODUCTION DATA.
This register configures the digital features in the ADS131A0x.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
WDT_EN | CRC_MODE | DNDLY[1:0] | HIZDLY[1:0] | FIXED | CRC_EN | ||
R/W-0h | R/W-0h | R/W-3h | R/W-3h | R/W-0h | R/W-0h |
LEGEND: R/W = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | WDT_EN | R/W | 0h | Watchdog timer enable.
This bit enables the watchdog timeout counter when set. Issue a hardware or software reset when disabling the watchdog timer for internal device synchronization; see the Watchdog Timer section. 0 : Watchdog disabled 1 : Watchdog enabled |
6 | CRC_MODE | R/W | 0h | CRC mode select.
This bit determines which bits in the frame the CRC is valid for; see the Cyclic Redundancy Check (CRC) section. 0 : CRC is valid on only the device words being sent and received 1 : CRC is valid on all bits received and transmitted |
5:4 | DNDLY[1:0] | R/W | 3h | DONE delay.
These bits configure the time before the device asserts DONE after the LSB is shifted out. 00 : ≥ 6-ns delay 01 : ≥ 8-ns delay 10 : ≥ 10-ns delay 11 : ≥ 12-ns delay |
3:2 | HIZDLY[1:0] | R/W | 3h | Hi-Z delay.
These bits configure the time that the device asserts Hi-Z on DOUT after the LSB of the data frame is shifted out. 00 : ≥ 6-ns delay 01 : ≥ 8-ns delay 10 : ≥ 10-ns delay 11 : ≥ 12-ns delay |
1 | FIXED | R/W | 0h | Fixed word size enable.
This bit sets the data frame size. 0 : Device words per data frame depends on whether the CRC and ADCs are enabled 1 : Fixed six device words per frame for the ADS131A04 or fixed four device words per data frame for the ADS131A02 |
0 | CRC_EN | R/W | 0h | Cyclic redundancy check enable.
This bit enables the CRC data word for both the DIN and DOUT data frame transfers. When enabled, DIN commands must pass the CRC checks to be recognized by the device. 0 : CRC disabled 1 : CRC enabled |