ZHCSEV8D March 2016 – January 2018 ADS131A02 , ADS131A04
PRODUCTION DATA.
1.65 V ≤ IOVDD ≤ 2.7 V | 2.7 V < IOVDD ≤ 3.6 V | UNIT | |||||
---|---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | ||||
tc(CLKIN) | External clock period(1) | Single device | 64 | 40 | ns | ||
Multiple device chaining | 88 | 56 | |||||
tw(CP) | Pulse duration,
CLKIN high or low(1) |
Single device | 32 | 20 | ns | ||
Multiple device chaining | 44 | 28 | |||||
td(SCS) | Delay time, SCLK falling edge to CS falling edge | 6 | 4 | ns | |||
td(CSSC) | Delay time, CS falling edge to first SCLK rising edge | 16 | 16 | ns | |||
tc(SC) | SCLK period | Single device | 64 | 40 | ns | ||
Multiple device chaining | 88 | 64 | |||||
tw(SCHL) | Pulse duration,
SCLK high or low |
Single device | 32 | 20 | ns | ||
Multiple device chaining | 44 | 32 | |||||
tsu(DI) | Setup time, DIN valid before SCLK falling edge | 5 | 5 | ns | |||
th(DI) | Hold time, DIN valid after SCLK falling edge | 8 | 6 | ns | |||
td(SCCS) | Delay time, last SCLK falling edge to CS rising edge | 5 | 5 | ns | |||
tsu(sync) | Setup time, DRDY falling edge to master clock falling edge | 10 | 10 | ns | |||
th(sync) | Hold time, DRDY low after master clock falling edge | 10 | 10 | ns | |||
tDATA | Data rate period | Set by the CLK1 register and the CLK2 register | |||||
tw(RSL) | Pulse duration RESET low | 800 | 800 | ns |