ZHCSEV8D March 2016 – January 2018 ADS131A02 , ADS131A04
PRODUCTION DATA.
This register indicates detection of the captured states of the hardware mode pins.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
0 | 0 | M2PIN[1:0] | M1PIN[1:0] | M0PIN[1:0] | |||
R-0h | R-0h | R-xh(1) | R-xh(1) | R-xh(1) |
LEGEND: R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7:6 | Reserved | R | 0h | Reserved.
Always read 0h. |
5:4 | M2PIN[1:0] | R | xh(1) | M2 captured state.
These bits indicate the captured state of the M2 hardware control pin. 00 : GND (hamming code word validation off) 01 : IOVDD (hamming code word validation on) 10 : No connection 11 : Reserved |
3:2 | M1PIN[1:0] | R | xh(1) | M1 captured state.
These bits indicate the captured state of the M1 hardware control pin. 00 : GND (24-bit device word) 01 : IOVDD (32-bit device word) 10 : No connection (16-bit device word) 11 : Reserved |
1:0 | M0PIN[1:0] | R | xh(1) | M0 captured state.
These bits indicate the captured state of the M0 hardware control pin. 00 : GND (synchronous master mode) 01 : IOVDD (asynchronous slave mode ) 10 : No connection (synchronous slave mode ) 11 : Reserved |