ZHCSN81 july 2023 ADS131B23-Q1
PRODUCTION DATA
The ADS131B23-Q1 power-supply architecture shown in Figure 10-4 allows multiple ways to power the device to support different application requirements.
The AVDD LDO accepts unregulated voltages between 4 V and 16 V on the APWR pin and outputs a regulated 3.3-V AVDD supply that is available at the AVDD pin to power external circuitry. The AVDD supply powers all analog circuitry in the device. If a regulated 3.3-V supply is available in the application, the AVDD LDO can be bypassed by shorting the APWR and AVDD pins.
The negative charge pumps in section A and section B provide a negative supply voltage for the various gain stages of every ADC to allow input voltage measurements below GND.
The IOVDD LDO accepts unregulated voltages between 4 V and 16 V on the DPWR pin and outputs a regulated 3.3-V IOVDD supply that is available at the IOVDD pin to power external circuitry. The IOVDD supply sets the voltage for the digital I/Os of the device. If a regulated 3.3-V or 5-V supply is available in the application, the IOVDD LDO can be bypassed by shorting the DPWR and IOVDD pins.
The DVDD LDO creates the 1.8-V supply for the digital core of the device.
The following sections show the three most commonly used external power-supply options, however other combinations are possible as well.