ZHCSN80 july 2023 ADS131B24-Q1
PRODUCTION DATA
The SDO pin is the serial data output pin for the device. The device shifts out data serially with each rising SCLK edge when the CSn pin is low. This pin assumes a high-impedance state when CSn is high. When CSn transitions low, the SDO pin drives low.
SDO stays at the level of the last bit sent if the host does not send any extra SCLK pulses after the last data is shifted out on SDO. If the host sends additional SCLK pulses after the last data is shifted out, then SDO drives low. Figure 9-24 and Figure 9-25 show timing diagrams of the SDO behavior both without and with additional SCLK pulses, respectively.