ZHCSMK4A september 2022 – july 2023 ADS131B26-Q1
PRODUCTION DATA
MIN | MAX | UNIT | ||
---|---|---|---|---|
3.0 V ≤ IOVDD ≤ 3.6 V | ||||
tw(CLH) | Pulse duration, CLK high | 49 | ns | |
tw(CLL) | Pulse duration, CLK low | 49 | ns | |
tc(SC) | SCLK period | 64 | ns | |
tw(SCL) | Pulse duration, SCLK low | 32 | ns | |
tw(SCH) | Pulse duration, SCLK high | 32 | ns | |
td(CSSC) | Delay time, first SCLK rising edge after CSn falling edge | 16 | ns | |
td(SCCS) | Delay time, CSn rising edge after final SCLK falling edge | 10 | ns | |
tw(CSH) | Pulse duration, CSn high | 20 | ns | |
tsu(DI) | Setup time, SDI valid before SCLK falling egde | 5 | ns | |
th(DI) | Hold time, SDI valid after SCLK falling edge | 8 | ns | |
tw(RSL) | Pulse duration, RESETn low to generate device reset | 500 | ns | |
4.5 V ≤ IOVDD ≤ 5.5 V | ||||
tw(CLL) | Pulse duration, CLK low | 49 | ns | |
tw(CLH) | Pulse duration, CLK high | 49 | ns | |
tc(SC) | SCLK period | 50 | ns | |
tw(SCL) | Pulse duration, SCLK low | 25 | ns | |
tw(SCH) | Pulse duration, SCLK high | 25 | ns | |
td(CSSC) | Delay time, first SCLK rising edge after CSn falling edge | 16 | ns | |
td(SCCS) | Delay time, CSn rising edge after final SCLK falling edge | 10 | ns | |
tw(CSH) | Pulse duration, CSn high | 15 | ns | |
tsu(DI) | Setup time, SDI valid before SCLK falling egde | 5 | ns | |
th(DI) | Hold time, SDI valid after SCLK falling edge | 8 | ns | |
tw(RSL) | Pulse duration, RESETn low to generate device reset | 500 | ns |