ZHCSMK4A september 2022 – july 2023 ADS131B26-Q1
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
3.0 V ≤ IOVDD ≤ 3.6 V | ||||||
tp(CSDO) | Propagation delay time, CSn falling edge to SDO driven | 50 | ns | |||
tp(CSDOZ) | Propagation delay time, CSn rising edge to SDO high impedance | 75 | ns | |||
tp(SCDO) | Progapation delay time, SCLK rising edge to valid new SDO | 32 | ns | |||
tw(DRH) | Pulse duration, DRDYn high | 4 | tMCLK | |||
tTIMEOUT | SPI timeout | 16385 | tOSCD | |||
tPOR | Power-on-reset time | Measured from supplies crossing POR threshold to DRDYn rising edge | 250 | µs | ||
tREGACQ | Register default value acquisition time | Measured from RESETn rising edge to DRDYn rising edge | 44 | 114 | µs | |
4.5 V ≤ IOVDD ≤ 5.5 V | ||||||
tp(CSDO) | Propagation delay time, CSn falling edge to SDO driven | 50 | ns | |||
tp(SCDO) | Progapation delay time, SCLK rising edge to valid new SDO | 20 | ns | |||
tp(CSDOZ) | Propagation delay time, CSn rising edge to SDO high impedance | 75 | ns | |||
tw(DRH) | Pulse duration, DRDYn high | 4 | tMCLK | |||
tTIMEOUT | SPI timeout | 16385 | tOSCD | |||
tPOR | Power-on-reset time | Measured from supplies crossing POR threshold to DRDYn rising edge | 250 | µs | ||
tREGACQ | Register default value acquisition time | Measured from RESETn rising edge to DRDYn rising edge | 44 | 114 | µs |