ZHCSEJ3B June 2015 – April 2020 ADS131E08S
PRODUCTION DATA.
The DR[2:0] bits in the CONFIG1 register sets the output resolution for the ADS131E08S. When DR[2:0] = 000 or 001, the 16 bits of data per channel are sent in binary twos complement format, MSB first. The size of one code (LSB) is calculated using Equation 8.
A positive full-scale input [VIN ≥ (FS – 1 LSB) = (VREF / Gain – 1 LSB)] produces an output code of 7FFFh and a negative full-scale input (VIN ≤ –FS = –VREF / Gain) produces an output code of 8000h. The output clips at these codes for signals that exceed full-scale.
Table 7 summarizes the ideal output codes for different input signals.
INPUT SIGNAL, VIN
V(INxP) - V(INxN) |
IDEAL OUTPUT CODE(1) |
---|---|
≥ FS (215 – 1) / 215 | 7FFFh |
FS / 215 | 0001h |
0 | 0000h |
–FS / 215 | FFFFh |
≤ –FS | 8000h |
When DR[2:0] = 010, 011, 100, 101, or 110, the ADS131E08S outputs 24 bits of data per channel in binary twos complement format, MSB first. The size of one code (LSB) is calculated using Equation 9.
A positive full-scale input [VIN ≥ (FS – 1 LSB) = (VREF / Gain – 1 LSB)] produces an output code of 7FFFFFh and a negative full-scale input (VIN ≤ –FS = –VREF / Gain) produces an output code of 800000h. The output clips at these codes for signals that exceed full-scale.
Table 8 summarizes the ideal output codes for different input signals.
INPUT SIGNAL, VIN
V(INxP) - V(INxN) |
IDEAL OUTPUT CODE(1) |
---|---|
≥ FS (223 – 1) / 223 | 7FFFFFh |
FS / 223 | 000001h |
0 | 000000h |
–FS / 223 | FFFFFFh |
≤ –FS | 800000h |