ZHCSOP2 August 2022 ADS131M06-Q1
PRODUCTION DATA
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
POWER SUPPLY | ||||||
Analog power supply | AVDD to AGND, normal operating modes | 2.7 | 3.0 | 3.6 | V | |
AVDD to AGND, standby and current-detect modes | 2.4 | 3.0 | 3.6 | |||
AGND to DGND | –0.3 | 0 | 0.3 | |||
Digital power supply | DVDD to DGND | 2.7 | 3.0 | 3.6 | V | |
DVDD to DGND, DVDD shorted to CAP (digital LDO bypassed) | 1.65 | 1.8 | 2 | |||
ANALOG INPUTS | ||||||
VAINxP, VAINxN |
Absolute input voltage (1) | Gain = 1, 2, or 4 | AGND – 1.3 | AVDD | V | |
Gains = 8, 16, 32, 64 or 128 | AGND – 1.3 | AVDD – 1.8 | ||||
VIN | Differential input voltage | Using internal reference, VIN = VAINxP – VAINxN | –VREF / Gain | VREF / Gain | V | |
Using external reference, VIN = VAINxP – VAINxN | –0.96 × VREF / Gain | 0.96 × VREF / Gain | ||||
VOLTAGE REFERENCE INPUT | ||||||
VREFIN | Reference input voltage | 1.1 | 1.25 | 1.3 | V | |
EXTERNAL CLOCK SOURCE | ||||||
fCLKIN | External clock frequency | High-resolution mode, Gain = 1 or 2 | 0.3 | 8.192 | 8.4 | MHz |
High-resolution mode, Gain > 2 | 0.3 | 8.192 | 8.2 | |||
Low-power mode | 0.3 | 4.096 | 4.15 | |||
Very-low-power mode | 0.3 | 2.048 | 2.08 | |||
Duty cycle | 40 | 50 | 60 | % | ||
DIGITAL INPUTS | ||||||
Input voltage | DGND | DVDD | V | |||
TEMPERATURE RANGE | ||||||
TA | Operating ambient temperature | –40 | 125 | °C |