ZHCS114E march 2011 – february 2023 ADS4222 , ADS4225 , ADS4226 , ADS4242 , ADS4245 , ADS4246
PRODUCTION DATA
PIN | TYPE | DESCRIPTION | ||
---|---|---|---|---|
NAME | ADS4246, 45, 42 | ADS4226, 25, 22 | ||
AGND | 17, 18, 21, 24, 27, 28, 31, 32 | 17, 18, 21, 24, 27, 28, 31, 32 | Input | Analog ground |
AVDD | 16, 22, 33, 34 | 16, 22, 33, 34 | Input | Analog power supply |
CLKM | 26 | 26 | Input | Differential clock negative input |
CLKOUT | 57 | 57 | Output | CMOS output clock |
CLKP | 25 | 25 | Input | Differential clock positive input |
CTRL1 | 35 | 35 | Input | Digital control input pins. Together, they control various power-down modes. |
CTRL2 | 36 | 36 | Input | Digital control input pins. Together, they control various power-down modes. |
CTRL3 | 37 | 37 | Input | Digital control input pins. Together, they control various power-down modes. |
DA0 | 40 | 42 | Output | Channel A ADC output data bits, CMOS levels |
DA1 | 41 | 43 | Output | Channel A ADC output data bits, CMOS levels |
DA2 | 42 | 44 | Output | Channel A ADC output data bits, CMOS levels |
DA3 | 43 | 45 | Output | Channel A ADC output data bits, CMOS levels |
DA4 | 44 | 46 | Output | Channel A ADC output data bits, CMOS levels |
DA5 | 45 | 47 | Output | Channel A ADC output data bits, CMOS levels |
DA6 | 46 | 50 | Output | Channel A ADC output data bits, CMOS levels |
DA7 | 47 | 51 | Output | Channel A ADC output data bits, CMOS levels |
DA8 | 50 | 52 | Output | Channel A ADC output data bits, CMOS levels |
DA9 | 51 | 53 | Output | Channel A ADC output data bits, CMOS levels |
DA10 | 52 | 54 | Output | Channel A ADC output data bits, CMOS levels |
DA11 | 53 | 55 | Output | Channel A ADC output data bits, CMOS levels |
DA12 | 54 | -- | Output | Channel A ADC output data bits, CMOS levels (ADS424x only) |
DA13 | 55 | -- | Output | Channel A ADC output data bits, CMOS levels (ADS424x only) |
DB0 | 60 | 62 | Output | Channel B ADC output data bits, CMOS levels |
DB1 | 61 | 63 | Output | Channel B ADC output data bits, CMOS levels |
DB2 | 62 | 2 | Output | Channel B ADC output data bits, CMOS levels |
DB3 | 63 | 3 | Output | Channel B ADC output data bits, CMOS levels |
DB4 | 2 | 4 | Output | Channel B ADC output data bits, CMOS levels |
DB5 | 3 | 5 | Output | Channel B ADC output data bits, CMOS levels |
DB6 | 4 | 6 | Output | Channel B ADC output data bits, CMOS levels |
DB7 | 5 | 7 | Output | Channel B ADC output data bits, CMOS levels |
DB8 | 6 | 8 | Output | Channel B ADC output data bits, CMOS levels |
DB9 | 7 | 9 | Output | Channel B ADC output data bits, CMOS levels |
DB10 | 8 | 10 | Output | Channel B ADC output data bits, CMOS levels |
DB11 | 9 | 11 | Output | Channel B ADC output data bits, CMOS levels |
DB12 | 10 | -- | Output | Channel B ADC output data bits, CMOS levels (ADS424x only) |
DB13 | 11 | -- | Output | Channel B ADC output data bits, CMOS levels (ADS424x only) |
DRGND | 49, PAD | 49, PAD | Input | Output buffer ground. The Thermal PAD is connected to DRGND |
DRVDD | 1, 48 | 1, 48 | Input | Output buffer supply |
INM_A | 30 | 30 | Input | Differential analog negative input, channel A |
INM_B | 20 | 20 | Input | Differential analog negative input, channel B |
INP_A | 29 | 29 | Input | Differential analog positive input, channel A |
INP_B | 19 | 19 | Input | Differential analog positive input, channel B |
NC | 38, 39, 58, 59 | 38, 39, 40, 41,58, 59, 60, 61 | — | Do not connect, must be floated |
RESET | 12 | 12 | Input | Serial
interface RESET input. When using the serial interface mode, the internal registers must be initialized through a hardware RESET by applying a high pulse on this pin or by using the software reset option; refer to the Serial Interface Configuration section. In parallel interface mode, the RESET pin must be permanently tied high. SDATA and SEN are used as parallel control pins in this mode. This pin has an internal 150-kΩ pulldown resistor. |
SCLK | 13 | 13 | Input | This pin functions as a serial interface clock input when RESET is low. It controls the low-speed mode when RESET is tied high; see Table 8-6 for detailed information. This pin has an internal 150-kΩ pulldown resistor. |
SDATA | 14 | 14 | Input | Serial interface data input; this pin has an internal 150-kΩ pulldown resistor. |
SDOUT | 64 | 64 | Output | This pin functions as a serial interface register readout when the READOUT bit is enabled. When READOUT = 0, this pin is in high-impedance state. |
SEN | 15 | 15 | Input | This pin functions as a serial interface enable input when RESET is low. It controls the output interface and data format selection when RESET is tied high; see Table 8-7 for detailed information. This pin has an internal 150-kΩ pullup resistor to AVDD. |
UNUSED | 56 | 56 | — | This pin is not used in the CMOS interface |
VCM | 23 | 23 | Output | This pin outputs the common-mode voltage (0.95 V) that can be used externally to bias the analog input pins |