ZHCSBC2F
October 2012 – December 2014
ADS42JB49
,
ADS42JB69
PRODUCTION DATA.
1
特性
2
应用
3
说明
4
修订历史记录
5
Device Comparison Table
6
Pin Configuration and Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Electrical Characteristics: ADS42JB69 (16-Bit)
7.6
Electrical Characteristics: ADS42JB49 (14-Bit)
7.7
Electrical Characteristics: General
7.8
Digital Characteristics
7.9
Timing Characteristics
7.10
Typical Characteristics: ADS42JB69
7.11
Typical Characteristics: ADS42JB49
7.12
Typical Characteristics: Common
7.13
Typical Characteristics: Contour
7.13.1
Spurious-Free Dynamic Range (SFDR): General
7.13.2
Signal-to-Noise Ratio (SNR): ADS42JB69
7.13.3
Signal-to-Noise Ratio (SNR): ADS42JB49
8
Parameter Measurement Information
9
Detailed Description
9.1
Overview
9.2
Functional Block Diagram
9.3
Feature Description
9.3.1
Digital Gain
9.3.2
Input Clock Divider
9.3.3
Overrange Indication
9.3.4
Pin Controls
9.4
Device Functional Modes
9.4.1
JESD204B Interface
9.4.1.1
JESD204B Initial Lane Alignment (ILA)
9.4.1.2
JESD204B Test Patterns
9.4.1.3
JESD204B Frame Assembly
9.4.1.4
JESD Link Configuration
9.4.1.4.1
Configuration for 2-Lane (20x) SERDES Mode
9.4.1.4.2
Configuration for 4-Lane (10x) SERDES Mode
9.4.1.5
CML Outputs
9.5
Programming
9.5.1
Device Configuration
9.5.2
Details of Serial Interface
9.5.2.1
Register Initialization
9.5.2.2
Serial Register Write
9.5.2.3
Serial Register Readout
9.6
Register Maps
9.6.1
Description of Serial Interface Registers
9.6.1.1
Register 6 (offset = 06h) [reset = 00h]
9.6.1.2
Register 7 (offset = 07h) [reset = 00h]
9.6.1.3
Register 8 (offset = 08h) [reset = 00h]
9.6.1.4
Register B (offset = 0Bh) [reset = 00h]
9.6.1.5
Register C (offset = 0Ch) [reset = 00h]
9.6.1.6
Register D (offset = 0Dh) [reset = 00h]
9.6.1.7
Register E (offset = 0Eh) [reset = 00h]
9.6.1.8
Register F (offset = 0Fh) [reset = 00h]
9.6.1.9
Register 10 (offset = 10h) [reset = 00h]
9.6.1.10
Register 11 (offset = 11h) [reset = 00h]
9.6.1.11
Register 12 (offset = 12h) [reset = 00h]
9.6.1.12
Register 13 (offset = 13h) [reset = 00h]
9.6.1.13
Register 1F (offset = 1Fh) [reset = FFh]
9.6.1.14
Register 26 (offset = 26h) [reset = 00h]
9.6.1.15
Register 27 (offset = 27h) [reset = 00h]
9.6.1.16
Register 2B (offset = 2Bh) [reset = 00h]
9.6.1.17
Register 2C (offset = 2Ch) [reset = 00h]
9.6.1.18
Register 2D (offset = 2Dh) [reset = 00h]
9.6.1.19
Register 30 (offset = 30h) [reset = 40h]
9.6.1.20
Register 36 (offset = 36h) [reset = 00h]
9.6.1.21
Register 37 (offset = 37h) [reset = 00h]
9.6.1.22
Register 38 (offset = 38h) [reset = 00h]
10
Application and Implementation
10.1
Application Information
10.2
Typical Application
10.2.1
Design Requirements
10.2.2
Detailed Design Procedure
10.2.2.1
Analog Input
10.2.2.1.1
Drive Circuit Requirements
10.2.2.1.2
Driving Circuit
10.2.2.2
Clock Input
10.2.2.2.1
SNR and Clock Jitter
10.2.3
Application Curves
11
Power Supply Recommendations
12
Layout
12.1
Layout Guidelines
12.2
Layout Example
13
器件和文档支持
13.1
器件支持
13.1.1
器件命名规则
13.1.1.1
技术参数定义
13.2
文档支持
13.2.1
相关文档
13.3
相关链接
13.4
商标
13.5
静电放电警告
13.6
术语表
14
机械封装和可订购信息
封装选项
机械数据 (封装 | 引脚)
RGC|64
MPQF125F
散热焊盘机械数据 (封装 | 引脚)
RGC|64
QFND123N
订购信息
zhcsbc2f_oa
8 Parameter Measurement Information
1.
NOINDENT:
x = A for channel A and B for channel B.
Figure 74. SYNC~ Latency in CGS Phase (Two-Lane Mode)
1.
NOINDENT:
x = A for channel A and B for channel B.
Figure 75. SYNC~ Latency in ILAS Phase (Two-Lane Mode)
Figure 76. SYSREF Timing (Subclass 1)
Figure 77. SYNC~ Timing (Subclass 2)
千亿体育app官网登录(中国)官方网站IOS/安卓通用版/手机APP
|
米乐app下载官网(中国)|ios|Android/通用版APP最新版
|
米乐|米乐·M6(中国大陆)官方网站
|
千亿体育登陆地址
|
华体会体育(中国)HTH·官方网站
|
千赢qy国际_全站最新版千赢qy国际V6.2.14安卓/IOS下载
|
18新利网v1.2.5|中国官方网站
|
bob电竞真人(中国官网)安卓/ios苹果/电脑版【1.97.95版下载】
|
千亿体育app官方下载(中国)官方网站IOS/安卓/手机APP下载安装
|