ZHCSBC2F October 2012 – December 2014 ADS42JB49 , ADS42JB69
PRODUCTION DATA.
MIN | MAX | UNIT | ||
---|---|---|---|---|
Supply voltage | AVDD3V | –0.3 | 3.6 | V |
AVDD | –0.3 | 2.1 | V | |
DRVDD | –0.3 | 2.1 | V | |
IOVDD | –0.3 | 2.1 | V | |
Voltage between AGND and DGND | –0.3 | 0.3 | V | |
Voltage applied to input pins | INAP, INBP, INAM, INBM | –0.3 | 3 | V |
CLKINP, CLKINM | –0.3 | minimum (2.1, AVDD + 0.3) | V | |
SYNC~P, SYNC~M | –0.3 | minimum (2.1, AVDD + 0.3) | V | |
SYSREFP, SYSREFM | –0.3 | minimum (2.1, AVDD + 0.3) | V | |
SCLK, SEN, SDATA, RESET, PDN_GBL, CTRL1, CTRL2, STBY, MODE | –0.3 | 3.9 | V | |
Temperature | Operating free-air, TA | –40 | +85 | °C |
Operating junction, TJ | +125 | °C | ||
Storage, Tstg | –65 | +150 | °C |
VALUE | UNIT | |||
---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) | ±2000 | V |
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
SUPPLIES | ||||||
AVDD | Analog supply voltage | 1.7 | 1.8 | 1.9 | V | |
AVDD3V | Analog buffer supply voltage | 3.15 | 3.3 | 3.45 | V | |
DRVDD | Digital supply voltage | 1.7 | 1.8 | 1.9 | V | |
IOVDD | Output buffer supply voltage | 1.7 | 1.8 | 1.9 | V | |
ANALOG INPUTS | ||||||
VID | Differential input voltage range | Default after reset | 2 | VPP | ||
Register programmable(1) | 2.5 | VPP | ||||
VICR | Input common-mode voltage | VCM ± 0.025 | V | |||
Maximum analog input frequency with 2.5-VPP input amplitude | 250 | MHz | ||||
Maximum analog input frequency with 2-VPP input amplitude | 400 | MHz | ||||
CLOCK INPUT | ||||||
Input clock sample rate | 10x mode | 60 | 250 | MSPS | ||
20x mode | 40 | 156.25 | MSPS | |||
Input clock amplitude differential (VCLKP – VCLKM) |
Sine wave, ac-coupled | 0.3(2) | 1.5 | VPP | ||
LVPECL, ac-coupled | 1.6 | VPP | ||||
LVDS, ac-coupled | 0.7 | VPP | ||||
LVCMOS, single-ended, ac-coupled | 1.5 | V | ||||
Input clock duty cycle | 35% | 50% | 65% | |||
DIGITAL OUTPUTS | ||||||
CLOAD | Maximum external load capacitance from each output pin to DRGND | 3.3 | pF | |||
RLOAD | Single-ended load resistance | +50 | Ω | |||
TA | Operating free-air temperature | –40 | +85 | °C |
THERMAL METRIC(1) | ADS42JBx9 | UNIT | |
---|---|---|---|
RGC (QFN) | |||
64 PINS | |||
RθJA | Junction-to-ambient thermal resistance | 22.9 | °C/W |
RθJC(top) | Junction-to-case (top) thermal resistance | 7.1 | |
RθJB | Junction-to-board thermal resistance | 2.5 | |
ψJT | Junction-to-top characterization parameter | 0.1 | |
ψJB | Junction-to-board characterization parameter | 2.5 | |
RθJC(bot) | Junction-to-case (bottom) thermal resistance | 0.2 |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
ANALOG INPUTS | ||||||
VID | Differential input voltage range | Default (after reset) | 2 | VPP | ||
Register programmed(1) | 2.5 | VPP | ||||
Differential input resistance (at 170 MHz) | 1.2 | kΩ | ||||
Differential input capacitance (at 170 MHz) | 4 | pF | ||||
Analog input bandwidth | With 50-Ω source impedance, and 50-Ω termination | 900 | MHz | |||
VCM | Common-mode output voltage | 1.9 | V | |||
VCM output current capability | 10 | mA | ||||
DC ACCURACY | ||||||
Offset error | –20 | 20 | mV | |||
EGREF | Gain error as a result of internal reference inaccuracy alone | ±2 | %FS | |||
EGCHAN | Gain error of channel alone | –5 | %FS | |||
Temperature coefficient of EGCHAN | 0.01 | Δ%/°C | ||||
POWER SUPPLY | ||||||
IAVDD | Analog supply current | 128 | 160 | mA | ||
IAVDD3V | Analog buffer supply current | 290 | 330 | mA | ||
IDRVDD | Digital supply current | 228 | 252 | mA | ||
IOVDD | Output buffer supply current | 50-Ω external termination from pin to IOVDD, fIN = 2.5 MHz | 60 | 100 | mA | |
Analog power | 231 | mW | ||||
Analog buffer power | 957 | mW | ||||
Digital power | 410 | mW | ||||
Power consumption by output buffer | 50-Ω external termination from pin to IOVDD, fIN = 2.5 MHz | 109 | mW | |||
Total power | 1.7 | 1.96 | W | |||
Global power-down | 160 | mW |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
DIGITAL INPUTS (RESET, SCLK, SEN, SDATA, PDN_GBL, STBY, CTRL1, CTRL2, MODE)(1) | ||||||
High-level input voltage | All digital inputs support 1.8-V and 3.3-V logic levels | 1.2 | V | |||
Low-level input voltage | All digital inputs support 1.8-V and 3.3-V logic levels | 0.4 | V | |||
High-level input current | SEN | 0 | µA | |||
RESET, SCLK, SDATA, PDN_GBL, STBY, CTRL1, CTRL2, MODE | 10 | µA | ||||
Low-level input current | SEN | 10 | µA | |||
RESET, SCLK, SDATA, PDN_GBL, STBY, CTRL1, CTRL2, MODE | 0 | µA | ||||
DIGITAL INPUTS (SYNC~P, SYNC~M, SYSREFP, SYSREFM) | ||||||
High-level input voltage | 1.3 | V | ||||
Low-level input voltage | 0.5 | V | ||||
VCM_DIG | Input common-mode voltage | 0.9 | V | |||
DIGITAL OUTPUTS (SDOUT, OVRA, OVRB) | ||||||
High-level output voltage | DRVDD – 0.1 | DRVDD | V | |||
Low-level output voltage | 0.1 | V | ||||
DIGITAL OUTPUTS (JESD204B Interface: DA[0,1], DB[0,1])(2) | ||||||
High-level output voltage | IOVDD | V | ||||
Low-level output voltage | IOVDD – 0.4 | V | ||||
|VOD| | Output differential voltage | 0.4 | V | |||
VOCM | Output common-mode voltage | IOVDD – 0.2 | V | |||
Transmitter short-circuit current | Transmitter terminals shorted to any voltage between –0.25 V and 1.45 V | –100 | 100 | mA | ||
Single-ended output impedance | 50 | Ω | ||||
Output capacitance | Output capacitance inside the device, from either output to ground |
2 | pF |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |||
---|---|---|---|---|---|---|---|---|
SAMPLE TIMING CHARACTERISTICS | ||||||||
Aperture delay | 0.4 | 0.7 | 1.1 | ns | ||||
Aperture delay matching | Between two channels on the same device | ±70 | ps | |||||
Between two devices at the same temperature and supply voltage | ±150 | ps | ||||||
Aperture jitter | 85 | fS rms | ||||||
Wake-up time | Time to valid data after coming out of STANDBY mode | 50 | 200 | µs | ||||
Time to valid data after coming out of global power-down | 250 | 1000 | µs | |||||
tSU_SYNC~ | Setup time for SYNC~ | Referenced to input clock rising edge | 400 | ps | ||||
tH_SYNC~ | Hold time for SYNC~ | Referenced to input clock rising edge | 100 | ps | ||||
tSU_SYSREF | Setup time for SYSREF | Referenced to input clock rising edge | 400 | ps | ||||
tH_SYSREF | Hold time for SYSREF | Referenced to input clock rising edge | 100 | ps | ||||
CML OUTPUT TIMING CHARACTERISTICS | ||||||||
Unit interval | 320 | 1667 | ps | |||||
Serial output data rate | 3.125 | Gbps | ||||||
Total jitter | 2.5 Gbps (10x mode, fS = 250 MSPS) | 0.28 | P-PUI | |||||
3.125 Gbps (20x mode, fS = 156.25 MSPS) | 0.3 | P-PUI | ||||||
tR, tF | Data rise time, data fall time |
Rise and fall times measured from 20% to 80%, differential output waveform, 600 Mbps ≤ bit rate ≤ 3.125 Gbps |
105 | ps |
MODE | PARAMETER | LATENCY (N Cycles) | TYPICAL DATA DELAY (tD, ns) |
---|---|---|---|
10x | ADC latency | 23 | 0.65 × tS + 3 |
Normal OVR latency | 14 | 6.7 | |
Fast OVR latency | 9 | 6.7 | |
from SYNC~ falling edge to CGS phase(3) | 16 | 0.65 × tS + 3 | |
from SYNC~ rising edge to ILA sequence(4) | 25 | 0.65 × tS + 3 | |
20x | ADC latency | 22 | 0.85 × tS + 3 |
Normal OVR latency | 14 | 6.7 | |
Fast OVR latency | 9 | 6.7 | |
from SYNC~ falling edge to CGS phase(3) | 15 | 0.85 × tS + 3 | |
from SYNC~ rising edge to ILA sequence(4) | 16 | 0.85 × tS + 3 |
NOINDENT:
Overall latency = ADC latency + tD.NOINDENT:
x = A for channel A and B for channel B.