ZHCSDS3C May 2015 – April 2018 ADS52J90
PRODUCTION DATA.
Figure 95 shows the suggested power-up sequencing and reset timing for the device. Note that the DVDD_1P2 supply must rise before the AVDD_1P8 supply. If the AVDD_1P8 supply rises before the DVDD_1P2 supply, the AVDD_1P8 supply current is several times higher than the normal operating current until the time the DVDD_1P2 supply reaches the 1.2-V level.
The device requires register described in Table 43 to be written as part of the initialization.
INITIALIZATION REGISTER ADDRESS | 16-BIT DATA WORD TO BE WRITTEN |
---|---|
0Ah | 3000h |
The initialization sequence is described below:
The power sequence and initialization is shown in Figure 95.
The timing parameters corresponding to Figure 95 are shown in Table 44.
MIN | MAX | UNIT | ||
---|---|---|---|---|
t1 | Ramp-up time of DVDD_1P2 | 10 µ | 50 m | s |
t2 | Ramp up time of AVDD_1P8 and DVDD_1P8 | 10 µ | 50 m | s |
t3 | Time between DVDD_1P2 and AVDD_1P8 start of ramp up | t1 | ||
t4 | Time between supplies stabilizing and application of a hardware reset | 10 | ms | |
t5 | Width of hardware reset | 100 | ns | |
t6 | Time between hardware reset and SPI write for device initialization and programming of device settings | 100 | ns | |
t7 | Time between programming of device settings and synchronization using TX_TRIG | 100 | ns | |
t8 | Time between TX_TRIG pulse and device ready for high-accuracy operation | 10 | ADC clocks |