ZHCSE42D April 2015 – April 2019 ADS54J60
PRODUCTION DATA.
The SYSREF signal is a periodic signal that is sampled by the ADS54J60 device clock and used to align the boundary of the local multi-frame clock inside the data converter. SYSREF is required to be a sub-harmonic of the local multiframe clock (LMFC) internal timing. To meet this requirement, the timing of SYSREF is dependent on the device clock frequency and the LMFC frequency, as determined by the selected DDC decimation and frames per multi-frame settings. TI recommends that the SYSREF signal be a low-frequency signal in the range of 1 MHz to 5 MHz in order to reduce coupling to the signal path both on the printed circuit board (PCB) as well as internal in the device.
The external SYSREF signal must be a sub-harmonic of the internal LMFC clock, as shown in Equation 1 and Table 4.
where
LMFS CONFIGURATION | DECIMATION | LMFC CLOCK(1)(2) |
---|---|---|
4211 | — | fS / K |
4244 | — | (fS / 4) / K |
8224 | — | (fS / 4) / K |
4222 | 2X | (fS / 4) / K |
2242 | 2X | (fS / 4) / K |
2221 | 4X | (fS / 4) / K |
2441 | 4X (IQ) | (fS / 4) / K |
4421 | 4X (IQ) | (fS / 4) / K |
1241 | 4X | (fS / 4) / K |
For example, if LMFS = 8224 then the programmed value of K is 9 (the actual value is 9 + 1 = 10 because the actual value for K = the value set in the SPI register +1). If the device clock frequency is fS = 1000 MSPS, then the local multi-frame clock frequency becomes (1000 / 4) / 10 = 25 MHz. The SYSREF signal frequency can be chosen as the LMFC frequency / 8 = 3.125 MHz.