ZHCSEE2B December 2015 – January 2023 ADS54J66
PRODUCTION DATA
The ADS54J66 contains two main SPI banks. The analog SPI bank gives access to the ADC cores and the digital SPI bank controls the serial interface. The analog SPI bank is divided into two pages (master and ADC) and the digital SPI bank is divided into five pages (main digital, interleaving engine, decimation filter, JESD digital, and JESD analog; see Figure 7-34). Table 7-15 gives a summary of all programmable registers in the pages of different banks in the ADS54J66.
REGISTER
ADDRESS A[7:0] (Hex) |
REGISTER DATA | |||||||
---|---|---|---|---|---|---|---|---|
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
GENERAL REGISTERS | ||||||||
0 | RESET | 0 | 0 | 0 | 0 | 0 | 0 | RESET |
3 | JESD BANK PAGE SEL [7:0] | |||||||
4 | JESD BANK PAGE SEL [15:8] | |||||||
5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | DIS BROADCAST |
11 | ANALOG PAGE SELECTION [7:0] | |||||||
MASTER PAGE (80h) | ||||||||
20 | PDN ADC CHAB | PDN ADC CHCD | ||||||
21 | PDN BUFFER CHCD | PDN BUFFER CHAB | 0 | 0 | 0 | 0 | ||
23 | PDN ADC CHAB | PDN ADC CHCD | ||||||
24 | PDN BUFFER CHCD | PDN BUFFER CHAB | 0 | 0 | 0 | 0 | ||
26 | GLOBAL PDN | OVERRIDE PDN PIN | PDN MASK SEL | 0 | 0 | 0 | 0 | 0 |
3A | 0 | BUFFER CURR INCREASE | 0 | 0 | 0 | 0 | 0 | 0 |
39 | ALWAYS WRITE 1 | 0 | 0 | 0 | 0 | 0 | 0 | |
53 | CLK DIV | MASK SYSREF | 0 | 0 | 0 | 0 | 0 | SET SYSREF |
54 | ENABLE MANUAL SYSREF | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
55 | 0 | 0 | 0 | PDN MASK | 0 | 0 | 0 | 0 |
56 | 0 | 0 | 0 | 0 | INPUT BUFF CURR EN | 0 | 0 | 0 |
59 | 0 | 0 | ALWAYS WRITE 1 | 0 | 0 | 0 | 0 | 0 |
ADC PAGE (0Fh) | ||||||||
5F | FOVR THRESH | |||||||
60 | PULSE BIT CHC | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
61 | 0 | 0 | 0 | 0 | HD3 NYQ2 CHCD | 0 | 0 | PULSE BIT CHD |
6C | PULSE BIT CHA | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
6D | 0 | 0 | 0 | 0 | HD3 NYQ2 CHAB | 0 | 0 | PULSE BIT CHB |
74 | TEST PATTERN ON CHANNEL | 0 | 0 | 0 | 0 | |||
75 | CUSTOM PATTERN 1 [13:6] | |||||||
76 | CUSTOM PATTERN 1 [5:0] | 0 | 0 | |||||
77 | CUSTOM PATTERN 2 [13:6] | |||||||
78 | CUSTOM PATTERN 2 [5:0] | 0 | 0 | |||||
INTERLEAVING ENGINE PAGE (6100h) | ||||||||
18 | 0 | 0 | 0 | 0 | 0 | 0 | IL BYPASS | |
68 | 0 | 0 | 0 | 0 | 0 | DC CORR DIS | 0 | |
DECIMATION FILTER PAGE (6141h) | ||||||||
0 | CHB/C FINE MIX | DDC MODE | ||||||
1 | 0 | 0 | 0 | 0 | DDC MODE6 EN1 | ALWAYS WRITE 1 | CHB/C HPF EN | CHB/C COARSE MIX |
2 | 0 | 0 | CHA/D HPF EN | CHA/D COARSE MIX | CHA/D FINE MIX | |||
MAIN DIGITAL PAGE (6800h) | ||||||||
0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | IL RESET |
42 | 0 | 0 | 0 | 0 | 0 | NYQUIST ZONE | ||
4E | CTRL NYQUIST ZONE | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
AB | 0 | 0 | 0 | 0 | 0 | 0 | 0 | OVR EN |
F7 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | DIG RESET |
JESD DIGITAL PAGE (6900h) | ||||||||
0 | CTRL K | JESD MODE EN | DDC MODE6 EN2 | TESTMODE EN | 0 | LANE ALIGN | FRAME ALIGN | TX LINK DIS |
1 | SYNC REG | SYNC REG EN | SYNCB SEL AB/CD | 0 | DDC MODE6 EN3 | 0 | JESD MODE | |
2 | LINK LAYER TESTMODE | LINK LAYER RPAT | LMFC MASK RESET | 0 | 0 | 0 | ||
3 | FORCE LMFC COUNT | LMFC COUNT INIT | RELEASE ILANE SEQ | |||||
5 | SCRAMBLE EN | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
6 | 0 | 0 | 0 | FRAMES PER MULTI FRAME (K) | ||||
21 | OUPUT CHA MUX SEL | OUTPUT CHB MUX SEL | OUTPUT CHC MUX SEL | OUTPUT CHD MUX SEL | ||||
22 | 0 | 0 | 0 | 0 | OUT CHA INV | OUT CHB INV | OUT CHC INV | OUT CHD INV |
JESD ANALOG PAGE (6A00h) | ||||||||
12 | SEL EMP LANE A/D | 0 | 0 | |||||
13 | SEL EMP LANE B/C | 0 | 0 | |||||
16 | 0 | 0 | 0 | 0 | 0 | 0 | JESD PLL MODE | |
17 | 0 | PLL RESET | 0 | 0 | 0 | 0 | 0 | 0 |
1B | JESD SWING | 0 | 0 | 0 | 0 | 0 |