ZHCSEE2B December 2015 – January 2023 ADS54J66
PRODUCTION DATA
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
Supply voltage range | AVDD3V | 2.85 | 3 | 3.6 | V | |
AVDD | 1.8 | 1.9 | 2 | |||
DVDD | 1.8 | 1.9 | 2 | |||
IOVDD | 1.1 | 1.15 | 1.2 | |||
Analog inputs | Differential input voltage range | 1.9 | VPP | |||
Input common-mode voltage | 2.0 ± 0.025 | V | ||||
Clock inputs | Input clock frequency, device clock frequency | 250 | 500 | MHz | ||
Input clock amplitude differential (VCLKP – VCLKM) | Sine wave, ac-coupled | 1.5 | VPP | |||
LVPECL, ac-coupled | 1.6 | |||||
LVDS, ac-coupled | 0.7 | |||||
Input device clock duty cycle, default after reset | 45% | 50% | 55% | |||
Temperature | Operating free-air, TA | –40 | 85 | °C | ||
Operating junction, TJ | 105(1) | 125 |