ZHCSFY7B January 2017 – December 2021 ADS58J64
PRODUCTION DATA
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
Supply voltage range | AVDD19 | 1.8 | 1.9 | 2 | V | |
AVDD | 1.1 | 1.15 | 1.2 | |||
DVDD | 1.1 | 1.15 | 1.2 | |||
IOVDD | 1.1 | 1.15 | 1.2 | |||
Analog inputs | Differential input voltage range | 1.1 | VPP | |||
Input common-mode voltage (VCM) | 1.3 | V | ||||
Clock inputs | Input clock frequency, device clock frequency | 400 | 1000 | MHz | ||
Input clock amplitude differential (VCLKP – VCLKM) | Sine wave, ac-coupled | 1.5 | VPP | |||
LVPECL, ac-coupled | 1.6 | |||||
LVDS, ac-coupled | 0.7 | |||||
Input device clock duty cycle, default after reset | 45% | 50% | 55% | |||
Temperature | Operating free-air, TA | –40 | 100(3) | °C | ||
Operating junction, TJ | 105 | 125(1) | ||||
Specified maximum, measured at the device footprint thermal pad on the printed circuit board, TP-MAX | 104.5(2) |