ZHCSH75A September 2017 – December 2017 ADS7142
PRODUCTION DATA.
PARAMETER | Test Conditions | MIN | MAX | UNIT | |
---|---|---|---|---|---|
Standard-mode (100 kHz) Figure 1 | |||||
fSCL | SCL clock frequency | 0 | 100 | kHz | |
tHD-STA | Hold time (repeated) START condition | After this period, the first clock pulse generated. | 4 | µs | |
tLOW | Low period of SCL | 4.7 | µs | ||
tHIGH | High period of SCL | 4 | µs | ||
tSU-STA | set-up time for a repeated start condition | 4.7 | µs | ||
tHD-DAT(2)(3) | data hold time | For I2C Bus devices | 0 | µs | |
tSU-DAT | data setup time | 250 | ns | ||
tSU-STO | setup-up time for STOP condition | 4 | µs | ||
tBUF | bus free time between a STOP and START condition | 4.7 | µs | ||
Cb | capacitive load on each line | 400 | pF | ||
Fast-mode (400 kHz) Figure 1 | |||||
fSCL | SCL clock frequency | 0 | 400 | kHz | |
tHD-STA | Hold time (repeated) START condition | 0.6 | µs | ||
tLOW | Low period of SCL | 1.3 | µs | ||
tHIGH | High period of SCL | 0.6 | µs | ||
tSU-STA | set-up time for a repeated start condition | 0.6 | µs | ||
tHD-DAT | data hold time | 0 | µs | ||
tSU-DAT | data setup time | 100 | ns | ||
tSU-STO | setup-up time for STOP condition | 0.6 | µs | ||
tBUF | bus free time between a STOP and START condition | 1.3 | µs | ||
Cb | capacitive load on each line | 400 | pF | ||
Fast-mode Plus (1000 kHz) Figure 1 | |||||
fSCL | SCL clock frequency | 0 | 1000 | kHz | |
tHD-STA | Hold time (repeated) START condition | 0.26 | µs | ||
tLOW | Low period of SCL | 0.5 | µs | ||
tHIGH | High period of SCL | 0.26 | µs | ||
tSU-STA | set-up time for a repeated start condition | 0.26 | µs | ||
tHD-DAT | data hold time | 0 | µs | ||
tSU-DAT | data setup time | 50 | ns | ||
tSU-STO | setup-up time for STOP condition | 0.26 | µs | ||
tBUF | bus free time between a STOP and START condition | 0.5 | µs | ||
Cb | capacitive load on each line | 550 | pF | ||
High Speed mode (1.7 MHz) Cb = 400 pF (Max) Figure 2 | |||||
fSCLH | SCLH clock frequency | 0 | 1.7 | MHz | |
tHD-STA | Hold time (repeated) START condition | 160 | ns | ||
tLOW | Low period of SCL | 320 | ns | ||
tHIGH | High period of SCL | 120 | ns | ||
tSU-STA | set-up time for a repeated start condition | 160 | ns | ||
tHD-DAT | data hold time | 0 | 150 | ns | |
tSU-DAT | data setup time | 10 | ns | ||
tSU-STO | setup-up time for STOP condition | 160 | ns | ||
Cb | capacitive load on each line | 400 | pF | ||
High Speed mode (3.4 MHz) Cb = 100 pF (Max) Figure 2 | |||||
fSCLH | SCLH clock frequency | 0 | 3.4 | MHz | |
tHD-STA | Hold time (repeated) START condition | 160 | ns | ||
tLOW | Low period of SCL | 160 | ns | ||
tHIGH | High period of SCL | 60 | ns | ||
tSU-STA | set-up time for a repeated start condition | 160 | ns | ||
tHD-DAT | data hold time | 0 | 70 | ns | |
tSU-DAT | data setup time | 10 | ns | ||
tSU-STO | setup-up time for STOP condition | 160 | ns | ||
Cb | capacitive load on each line | 100 | pF |