ZHCSJ89B January 2019 – July 2022 ADS8353-Q1
PRODUCTION DATA
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
tPH_CK | CLOCK high time | 0.4 | 0.6 | tCLK | ||
tPL_CK | CLOCK low time | 0.4 | 0.6 | tCLK | ||
fCLK | CLOCK frequency | 20 | MHz | |||
tACQ | Acquisition time | 32-clock, dual SDO mode | 33 x tCLK - tCONV | ns | ||
32-clock, single SDO mode | 49 x tCLK - tCONV | |||||
tCONV | Conversion time | 730 | ns | |||
tPH_CS | CS high time | 40 | ns | |||
tPH_CS_SHRT | CS high time after frame abort | 150 | ns | |||
tSU_CSCK | Setup time: CS falling edge to SCLK falling edge | 15 | ns | |||
tD_CKCS | Delay time: Last SCLK falling edge to CS rising edge | 15 | ns | |||
tSU_CKDI | Setup time: DIN data valid to SCLK falling edge | 5 | ns | |||
tHT_CKDI | Hold time: SCLK falling edge to (previous) data valid on DIN | 5 | ns | |||
tPU_STDBY | Power-up time from STANDBY mode | 1 | µs | |||
tPU_SPD | Power-up time from SPD mode | With internal reference | 3 | ms | ||
With external reference | 1 |