ZHCSGU6A september 2017 – july 2023 ADS8588H
PRODUCTION DATA
In order to meet the performance of a 16-bit, SAR ADC at the maximum sampling rate (500 kSPS per channel), the capacitors at the input of the ADC must be successfully charged and discharged during the acquisition time window. The inputs of the ADC must settle to better than 16-bit accuracy before any sampled analog voltage is converted. This drive requirement at the inputs of the ADC necessitates the use of a high-bandwidth, low-noise, and stable amplifier buffer. The ADS8588H features an integrated input driver as part of the signal chain for each analog input. This integrated input driver eliminates the need for any external amplifier, thus simplifying the signal chain design.