ZHCSGU6A september 2017 – july 2023 ADS8588H
PRODUCTION DATA
The ADS8588H updates the internal data registers with the conversion data for all analog channels at the end of every conversion phase (when BUSY goes low). As described in the Timing Requirements: Data Read Operation table, if the output data are read after BUSY goes low, then the device outputs the conversion results for the current sample. However, if the output data are read when BUSY is high, then the device outputs conversion results for the previous sample. Under both conditions, and as explained in Table 7-7, the device supports three interface options depending on the status of the PAR/SER/BYTE SEL and DB15/BYTE SEL pins.
SELECTED INTERFACE MODE | PAR/SER/BYTE SEL | DB15/BYTE SEL |
---|---|---|
Parallel interface | 0 | X |
Parallel Byte interface | 1 | 1 |
Serial interface | 1 | 0 |