AINM |
10 |
Analog input |
Negative analog input |
AINP |
9 |
Analog input |
Positive analog input |
CS |
24 |
Digital input |
Chip-select input pin; active low The device takes control of the data bus when CS is low. The SDO-x pins go to Hi-Z when CS is high. |
CONVST |
1 |
Digital input |
Conversion start input pin. A CONVST rising edge brings the device from ACQ state to CNV state. |
DECAP |
13, 14 |
Power supply |
Place decoupling capacitor here for internal power supply. Short pin 13 and 14 together. |
DVDD |
16 |
Power supply |
Interface power supply pin |
GND |
11, 15 |
Power supply |
Ground |
NC |
6 |
No connection |
Float these pins; no external connection. |
REFBUFOUT |
5, 7 |
Analog input/output |
Internal reference buffer output, external reference input. Short pin 5 and 7 together. |
REFIN |
3 |
Analog input |
Reference voltage input |
REFM |
4, 8 |
Analog input |
Reference ground potential |
RST |
2 |
Digital input |
Asynchronous reset input pin. A low pulse on the RST pin resets the device. All register bits return to the default state. |
RVDD |
12 |
Power supply |
Analog power supply pin. |
RVS |
21 |
Digital output |
Multifunction output pin. With CS held high, RVS reflects the status of the internal ADCST signal. With CS low, the status of RVS depends on the output protocol selection. |
SCLK |
23 |
Digital input |
Clock input pin for the serial interface. All system-synchronous data transfer protocols are timed with respect to the SCLK signal. |
SDI |
22 |
Digital input |
Serial data input pin. This pin is used to feed data or commands into the device. |
SDO-0 |
20 |
Digital output |
Serial communication pin: data output 0 |
SDO-1 |
19 |
Digital output |
Serial communication pin: data output 1 |
SDO-2 |
18 |
Digital output |
Serial communication pin: data output 2 |
SDO-3 |
17 |
Digital output |
Serial communication pin: data output 3 |
Thermal pad |
Supply |
Exposed thermal pad; connect to GND. |