ZHCSIJ5C August 2018 – June 2019 ADS9224R , ADS9234R
PRODUCTION DATA.
In parallel byte protocols, the device sends out data from each ADC on all SDO lines in a byte format. The device supports all combinations of CPOL and CPHA in these protocols. The format of the data byte for these protocols can be set by the PARALLEL_MODE_DATA_FORMAT bits in the OUTPUT_DATA_WORD_CFG register. The device only supports a single data rate (SDR) in parallel byte protocols. Table 7 provides the details of different parallel byte protocols to read data from the device.
PROTOCOL(1) | SCLK POLARITY (CPOL)(2) | SCLK PHASE (CPHA) | MSB LAUNCH EDGE | DATA FORMAT(4) | tREAD(3) | TIMING DIAGRAM |
---|---|---|---|---|---|---|
PB-00-AB-SDR | Low (CPOL = 0) | Rising (CPHA = 0) | CS falling | AB | [3.5 × tCLK + k] | Figure 62 |
PB-01-AB-SDR | Low (CPOL = 0) | Falling (CPHA = 1) | 1st SCLK rising | AB | [3.5 × tCLK + k] | Figure 63 |
PB-10-AB-SDR | High (CPOL = 1) | Falling (CPHA = 1) | CS falling | AB | [3.5 × tCLK + k] | Figure 62 |
PB-11-AB-SDR | High (CPOL = 1) | Rising (CPHA = 0) | 1st SCLK falling | AB | [3.5 × tCLK + k] | Figure 63 |
PB-00-AA-SDR | Low (CPOL = 0) | Rising (CPHA = 0) | CS falling | AA | [3.5 × tCLK + k] | Figure 64 |
PB-01-AA-SDR | Low (CPOL = 0) | Falling (CPHA = 1) | 1st SCLK rising | AA | [3.5 × tCLK + k] | Figure 65 |
PB-10-AA-SDR | High (CPOL = 1) | Falling (CPHA = 1) | CS falling | AA | [3.5 × tCLK + k] | Figure 64 |
PB-11-AA-SDR | High (CPOL = 1) | Rising (CPHA = 0) | 1st SCLK falling | AA | [3.5 × tCLK + k] | Figure 65 |
Figure 62, Figure 63, Figure 64, and Figure 65 illustrate timing diagrams for the PB-00-AB-SDR and PB-10-AB-SDR, protocols, PB-01-AB-SDR and PB-11-AB-SDR, PB-00-AA-SDR and PB-10-AA-SDR, and PB-01-AA-SDR and PB-11-AA-SDR, respectively.