ZHCSIJ5C August 2018 – June 2019 ADS9224R , ADS9234R
PRODUCTION DATA.
In this mode of conversion control and data transfer, the device starts conversion on the rising edge of CONVST. The CONVST pin can be pulled low after a minimum time of tWH_CONVST. After the conversion is finished, the rising edge of the READY/STROBE pin indicates that the data are ready and the data can be read by the host. After the READY pin is set high, as shown in Figure 44, the host must pull CS low and provide clocks on the SCLK pin to read the data in zone 1 without cycle latency. For a zone 1 transfer, the host must provide a minimum delay time of tD_CONVST_CS (= tDRDY) between the rising edge of CONVST and the falling edge of CS.
The data for the present sample (sample N) is provided by the device on the SDO pins. After all bits are read, the host can pull the CS pin high to end the data transfer frame. After pulling CS high, the host can pull the CONVST pin high to start the next conversion. The host must keep the SDI pin low (NOP0) or high (NOP1) for conversion control and for getting conversion results from the device. In this mode of conversion control, the time between two adjacent rising edges of the CONVST signal (tCYCLE) is determined as tCYCLE = tDRDY + tREAD.