ZHCSRW7 march 2023 AFE781H1 , AFE881H1
PRODUCTION DATA
PARAMETER | MIN | NOM | MAX | UNIT | |
---|---|---|---|---|---|
SERIAL INTERFACE - WRITE AND READ OPERATION | |||||
fSCLK | Serial clock frequency | 12.5 | MHz | ||
tSCLKHIGH | SCLK high time | 36 | ns | ||
tSCLKLOW | SCLK low time | 36 | ns | ||
tCSHIGH | CS high time | 80 | ns | ||
tCSS | CS to SCLK falling edge setup time | 30 | ns | ||
tCSH | SCLK falling edge to CS rising edge | 30 | ns | ||
tCSRI | CS rising edge to SCLK falling edge ignore | 30 | ns | ||
tCSFI | SCLK falling edge ignore to CS falling edge | 5 | ns | ||
tSDIS | SDI setup time | 5 | ns | ||
tSDIH | SDI hold time | 5 | ns | ||
tSDOZD | CS falling edge to SDO tri-state condition to driven | 40 | ns | ||
tSDODZ | CS rising edge to SDO driven to tri-state condition | 40 | ns | ||
tSDODLY | SCLK to SDO output delay | 40 | ns | ||
UART | |||||
tBAUDUART | Baud rate = 9600 ± 1% | 104 | µs | ||
tBAUDUART | Baud rate = 1200 ± 1% | 833 | µs | ||
HART | |||||
tBAUDHART | Baud rate = 1200 ± 1% | 833 | µs | ||
DIGITAL LOGIC | |||||
tDACWAIT | Sequential DAC update wait time | 2.1 | µs | ||
tPOR | POR reset delay | 100 | µs | ||
tRESET | RESET pulse duration | 100 | ns | ||
tRESETWAIT | Wait time after RESET pulse | 10 | µs |