ZHCSQ84D october 2022 – july 2023 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
PRODUCTION DATA
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
FSIR5 | td(RX_CLK) | FSIRXn_CLK delay compensation at RX_DLYLINE_CTRL[RXCLK_DLY]=31 | 10 | 30 | ns |
FSIR6 | td(RX_D0) | FSIRXn_D0 delay compensation at RX_DLYLINE_CTRL[RXCLK_DLY]=31 | 10 | 30 | ns |
FSIR7 | td(RX_D1) | FSIRXn_D1 delay compensation at RX_DLYLINE_CTRL[RXCLK_DLY]=31 | 10 | 30 | ns |
FSIR8 | td(DELAY_ELEMENT) | Incremental delay of each delay line element for FSIRXn_CLK, FSIRXn_D0, and FSIRXn_D1 | 0.3 | 1 | ns |
FSIR_TDM1 | tskew(RX_CLK-TX_TDM_D) | Delay skew between FSIRXn_TDM_CLK delay and FSIRXn_TDM_D[0:1] | –3 | 3 | ns |
FSIR_TDM2 | tskew(RX_CLK-TX_TDM_CLK) | Delay time, FSIRXn_CLK input to FSITXn_TDM_CLK output | 2 | 12 | ns |
FSIR_TDM3 | tskew(RX_D0-TX_TDM_D0) | Delay time, FSIRXn_D0 input to FSITXn_TDM_D0 output | 2 | 12 | ns |
FSIR_TDM4 | tskew(RX_D1-TX_TDM_D1) | Delay time, FSIRXn_D1 input to FSITXn_TDM_D1 output | 2 | 12 | ns |