ZHCSPJ8B
December 2021 – December 2023
AM2732
,
AM2732-Q1
PRODUCTION DATA
1
1
特性
2
应用
3
说明
3.1
功能方框图
4
Device Comparison
4.1
Related Products
5
Terminal Configuration and Functions
5.1
Pin Diagram
5.1.1
AM273x ZCE Pin Diagram
5.1.2
AM273x NZN Pin Diagram
5.2
Pin Attributes (AM273x ZCE, NZN Packages)
13
5.3
Signal Descriptions
5.3.1
ADC Signal Descriptions
16
5.3.2
CPTS Signal Descriptions
18
5.3.3
CSI 2.0 Signal Descriptions
20
5.3.4
DMM Signal Descriptions
22
5.3.5
ECAP Signal Descriptions
24
5.3.6
EPWM Signal Descriptions
26
27
28
29
5.3.7
GPIO Signal Descriptions
31
32
5.3.8
I2C Signal Descriptions
34
35
36
5.3.9
Clock Signal Descriptions
38
39
5.3.10
JTAG Signal Descriptions
41
5.3.11
LVDS Signal Descriptions
43
5.3.12
MCAN Signal Descriptions
45
46
5.3.13
MCASP Signal Descriptions
48
49
50
5.3.14
Ethernet Signal Descriptions
52
53
54
55
5.3.15
GPIO Signal Descriptions
57
58
5.3.16
Power Supply Signal Descriptions
60
5.3.17
QSPI Signal Descriptions
62
5.3.18
Reserverd Signal Descriptions
64
5.3.19
UART Signal Descriptions
66
67
5.3.20
SPI Signal Descriptions
69
70
71
72
5.3.21
System Signal Descriptions
74
5.3.22
Trace Signal Descriptions
76
5.4
Pin Connectivity Requirements
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings - Automotive
6.3
Power-On Hours (POH)
6.3.1
Automotive Temperature Profile
6.3.2
Industrial Temperature Profile
6.4
Recommended Operating Conditions
6.5
Operating Performance Points
6.6
Power Supply Specifications
6.7
I/O Buffer Type and Voltage Rail Dependency
6.8
CPU Specifications
6.9
Thermal Resistance Characteristics for nFBGA Package [ZCE285A]
6.10
Thermal Resistance Characteristics for nFBGA Package [NZN225A]
6.11
Power Consumption Summary
6.12
Timing and Switching Characteristics
6.12.1
Power Supply Sequencing and Reset Timing
6.12.2
Clock Specifications
6.12.3
Peripheral Information
6.12.3.1
QSPI Flash Memory Peripheral
6.12.3.1.1
QSPI Timing Conditions
6.12.3.1.2
QSPI Timing Requirements
6.12.3.1.3
QSPI Switching Characteristics
6.12.3.2
MIBSPI Peripheral
6.12.3.2.1
SPI Timing Conditions
6.12.3.2.2
SPI Master Mode Timing and Switching Parameters (CLOCK PHASE = 0, SPICLK = output, SPISIMO = output, and SPISOMI = input)
6.12.3.2.3
SPI Master Mode Timing and Switching Parameters (CLOCK PHASE = 1, SPICLK = output, SPISIMO = output, and SPISOMI = input)
6.12.3.2.4
SPI Slave Mode Timing and Switching Parameters (SPICLK = input, SPISIMO = input, and SPISOMI = output)
6.12.3.3
Ethernet Switch (RGMII/RMII/MII) Peripheral
6.12.3.3.1
RGMII/GMII/MII Timing Conditions
6.12.3.3.2
RGMII Transmit Clock Switching Characteristics
6.12.3.3.3
RGMII Transmit Data and Control Switching Characteristics
6.12.3.3.4
RGMII Recieve Clock Timing Requirements
6.12.3.3.5
RGMII Recieve Data and Control Timing Requirements
6.12.3.3.6
RMII Transmit Clock Switching Characteristics
6.12.3.3.7
RMII Transmit Data and Control Switching Characteristics
6.12.3.3.8
RMII Receive Clock Timing Requirements
6.12.3.3.9
RMII Receive Data and Control Timing Requirements
6.12.3.3.10
MII Transmit Switching Characteristics
6.12.3.3.11
MII Receive Clock Timing Requirements
6.12.3.3.12
MII Receive Timing Requirements
6.12.3.3.13
MII Transmit Clock Timing Requirements
6.12.3.3.14
MDIO Interface Timings
6.12.3.4
LVDS/Aurora Instrumentation and Measurement Peripheral
6.12.3.4.1
LVDS Interface Configuration
6.12.3.4.2
LVDS Interface Timings
6.12.3.5
UART Peripheral
6.12.3.5.1
UART Timing Requirements
6.12.3.6
I2C Protocol Definition
6.12.3.6.1
I2C Timing Requirements #GUID-D615B3D8-5F52-430D-93CB-70204118ACE4/T4362547-185
6.12.3.7
Controller Area Network - Flexible Data-Rate (CAN-FD)
6.12.3.7.1
Dynamic Characteristics for the CAN-FD TX and RX Pins
6.12.3.8
CSI-2 Peripheral
6.12.3.9
General Purpose ADC (GPADC)
6.12.3.10
Enhanced Pulse-Width Modulator (ePWM)
6.12.3.11
Enhanced Capture (eCAP)
6.12.3.12
General-Purpose Input/Output
6.12.3.12.1
Switching Characteristics for Output Timing versus Load Capacitance (CL) #GUID-1BEBEADE-CEC6-42DA-A124-5081550EEDD7/T4362547-45 #GUID-1BEBEADE-CEC6-42DA-A124-5081550EEDD7/T4362547-50
6.12.4
Emulation and Debug
6.12.4.1
Emulation and Debug Description
6.12.4.2
JTAG Interface
6.12.4.2.1
Timing Requirements for IEEE 1149.1 JTAG
6.12.4.2.2
Switching Characteristics for IEEE 1149.1 JTAG
6.12.4.3
ETM Trace Interface
6.12.4.3.1
ETM TRACE Timing Requirements
6.12.4.3.2
ETM TRACE Switching Characteristics
7
Detailed Description
7.1
Overview
7.2
Main Subsystem
7.3
DSP Subsystem
7.4
Radar Control Subsystem
7.5
Other Subsystems
7.5.1
Radar A2D Data Format Over CSI2 Interface
7.5.2
ADC Channels (Service) for User Application
7.6
Boot Modes
8
Applications, Implementation, and Layout
8.1
Typical Application
8.1.1
Schematic
8.1.2
Layout
8.1.2.1
Layout Example
9
Device and Documentation Support
9.1
Device Nomenclature
9.1.1
Standard Package Symbolization
9.1.2
Device Naming Convention
9.2
Tools and Software
9.3
Documentation Support
9.4
支持资源
9.5
Trademarks
9.6
静电放电警告
9.7
术语表
10
Revision History
11
Mechanical, Packaging, and Orderable Information
封装选项
请参考 PDF 数据表获取器件具体的封装图。
机械数据 (封装 | 引脚)
NZN|225
ZCE|285
散热焊盘机械数据 (封装 | 引脚)
订购信息
zhcspj8b_oa
zhcspj8b_pm
Table 5-18 JTAG Signal Descriptions
Signal Name
Signal Type
Description
ZCE PIN
NZN PIN
TCK
I
JTAG test clock
C3
D4
TDI
I
JTAG test data input
C5
C5
TDO
O
JTAG test data output
D6
C6
TMS
IO
JTAG test mode select
D4
C4
千亿体育app官网登录(中国)官方网站IOS/安卓通用版/手机APP
|
米乐app下载官网(中国)|ios|Android/通用版APP最新版
|
米乐|米乐·M6(中国大陆)官方网站
|
千亿体育登陆地址
|
华体会体育(中国)HTH·官方网站
|
千赢qy国际_全站最新版千赢qy国际V6.2.14安卓/IOS下载
|
18新利网v1.2.5|中国官方网站
|
bob电竞真人(中国官网)安卓/ios苹果/电脑版【1.97.95版下载】
|
千亿体育app官方下载(中国)官方网站IOS/安卓/手机APP下载安装
|