ZHCS488K October 2011 – December 2018 AM3351 , AM3352 , AM3354 , AM3356 , AM3357 , AM3358 , AM3359
PRODUCTION DATA.
请参考 PDF 数据表获取器件具体的封装图。
TI only supports board designs that follow the guidelines outlined in this document. The switching characteristics and the timing diagram for the LPDDR memory interface are shown in Table 7-33 and Figure 7-32.
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
1 | tc(DDR_CK)
tc(DDR_CKn) |
Cycle time, DDR_CK and DDR_CKn | 5 | (1) | ns |