ZHCSDC3D June 2014 – September 2016 AM4372 , AM4376 , AM4377 , AM4378 , AM4379
PRODUCTION DATA.
NO. | OPP100 | OPP50 | UNIT | |||
---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | |||
FI1 | Delay time, output data gpmc_ad[15:0] generation from internal functional clock GPMC_FCLK(3) | 6.5 | 6.5 | ns | ||
FI2 | Delay time, input data gpmc_ad[15:0] capture from internal functional clock GPMC_FCLK(3) | 4 | 4 | ns | ||
FI3 | Delay time, output chip select gpmc_csn[x] generation from internal functional clock GPMC_FCLK(3) | 6.5 | 6.5 | ns | ||
FI4 | Delay time, output address gpmc_a[27:1] generation from internal functional clock GPMC_FCLK(3) | 6.5 | 6.5 | ns | ||
FI5 | Delay time, output address gpmc_a[27:1] valid from internal functional clock GPMC_FCLK(3) | 6.5 | 6.5 | ns | ||
FI6 | Delay time, output lower-byte enable and command latch enable gpmc_be0n_cle, output upper-byte enable gpmc_be1n generation from internal functional clock GPMC_FCLK(3) | 6.5 | 6.5 | ns | ||
FI7 | Delay time, output enable gpmc_oen generation from internal functional clock GPMC_FCLK(3) | 6.5 | 6.5 | ns | ||
FI8 | Delay time, output write enable gpmc_wen generation from internal functional clock GPMC_FCLK(3) | 6.5 | 6.5 | ns | ||
FI9 | Skew, internal functional clock GPMC_FCLK(3) | 100 | 100 | ps |