ZHCSDC3D June 2014 – September 2016 AM4372 , AM4376 , AM4377 , AM4378 , AM4379
PRODUCTION DATA.
NO. | 1.8 V, 3.3 V | UNIT | |||||
---|---|---|---|---|---|---|---|
OPP50 | OPP100 | ||||||
MIN | MAX | MIN | MAX | ||||
VF1 | tc(CAMx_CLK) | Cycle time, pixel clock input, CAMx_CLK | 20 | 13.3 | ns | ||
VF2 | tsu(CAMx_D-CAMx_CLK) | Setup time, CAMx_D to CAMx_CLK rising edge | 7.5 | 3.5 | ns | ||
VF3 | tsu(CAMx_HD-CAMx_CLK) | Setup time, CAMx_HD to CAMx_CLK rising edge | 7.5 | 3.5 | ns | ||
VF4 | tsu(CAMx_VD-CAMx_CLK) | Setup time, CAMx_VD to CAMx_CLK rising edge | 7.5 | 3.5 | ns | ||
VF5 | tsu(CAMx_WEN-CAMx_CLK) | Setup time, CAMx_WEN to CAMx_CLK rising edge | 7.5 | 3.5 | ns | ||
VF6 | tsu(C_FLD-CAMx_CLK) | Setup time, CAMx_FIELD to CAMx_CLK rising edge | 7.5 | 3.5 | ns | ||
VF7 | th(CAMx_CLK-CAMx_D) | Hold time, CAMx_D valid after CAMx_CLK rising edge | 6.5 | 2.5 | ns | ||
VF8 | th(VDIN-HD-CAMx_CLK) | Hold time, CAMx_HD to CAMx_CLK rising edge | 6.5 | 2.5 | ns | ||
VF9 | th(CAMx_VD-CAMx_CLK) | Hold time, CAMx_VD to CAMx_CLK rising edge | 6.5 | 2.5 | ns | ||
VF10 | th(CAMx_WEN-CAMx_CLK) | Hold time, CAMx_WEN to CAMx_CLK rising edge | 6.5 | 2.5 | ns | ||
VF11 | th(C_FLD-CAMx_CLK) | Hold time, CAMx_FIELD to CAMx_CLK rising edge | 6.5 | 2.5 | ns |