ZHCSDC3D June 2014 – September 2016 AM4372 , AM4376 , AM4377 , AM4378 , AM4379
PRODUCTION DATA.
NO. | PARAMETER | OPP100 | OPP50 | UNIT | ||||
---|---|---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | |||||
F0 | 1 / tc(clk) | Frequency(1), output clock gpmc_clk | 100 | 50 | MHz | |||
F1 | tw(clkH) | Typical pulse duration, output clock gpmc_clk high | 0.5P(2) | 0.5P(2) | 0.5P(2) | 0.5P(2) | ns | |
F1 | tw(clkL) | Typical pulse duration, output clock gpmc_clk low | 0.5P(2) | 0.5P(2) | 0.5P(2) | 0.5P(2) | ns | |
tdc(clk) | Duty cycle error, output clock gpmc_clk | –500 | 500 | –500 | 500 | ps | ||
tJ(clk) | Jitter standard deviation(3), output clock gpmc_clk | 33.33 | 33.33 | ps | ||||
tR(clk) | Rise time, output clock gpmc_clk | 2 | 2 | ns | ||||
tF(clk) | Fall time, output clock gpmc_clk | 2 | 2 | ns | ||||
tR(do) | Rise time, output data gpmc_ad[15:0] | 2 | 2 | ns | ||||
tF(do) | Fall time, output data gpmc_ad[15:0] | 2 | 2 | ns | ||||
F2 | td(clkH-csnV) | Delay time, output clock gpmc_clk rising edge to output chip select gpmc_csn[x](4) transition | F(5) – 2.2 | F(5) + 4.5 | F(5) – 3.2 | F(5) + 9.5 | ns | |
F3 | td(clkH-csnIV) | Delay time, output clock gpmc_clk rising edge to output chip select gpmc_csn[x](4) invalid | E(6) – 2.2 | E(6) + 4.5 | E(6) – 3.2 | E(6) + 9.5 | ns | |
F4 | td(aV-clk) | Delay time, output address gpmc_a[27:1] valid to output clock gpmc_clk first edge | B(7) – 4.5 | B(7) + 3.1 | B(7) – 5.5 | B(7) + 13.1 | ns | |
F5 | td(clkH-aIV) | Delay time, output clock gpmc_clk rising edge to output address gpmc_a[27:1] invalid | -2.3 | 4.5 | -3.3 | 15.3 | ns | |
F6 | td(be[x]nV-clk) | Delay time, output lower byte enable and command latch enable gpmc_be0n_cle, output upper byte enable gpmc_be1n valid to output clock gpmc_clk first edge | B(7) - 1.9 | B(7) + 2.3 | B(7) – 2.9 | B(7) + 12.3 | ns | |
F7 | td(clkH-be[x]nIV) | Delay time, output clock gpmc_clk rising edge to output lower byte enable and command latch enable gpmc_be0n_cle, output upper byte enable gpmc_be1n invalid(8) | D(9) – 2.3 | D(9) + 1.9 | D(9) – 3.3 | D(9) + 6.9 | ns | |
F7 | td(clkL-be[x]nIV) | Delay time, gpmc_clk falling edge to gpmc_nbe0_cle, gpmc_nbe1 invalid(10) | D(9) – 2.3 | D(9) + 1.9 | D(9) – 3.3 | D(9) + 6.9 | ns | |
F7 | td(clkL-be[x]nIV) | Delay time, gpmc_clk falling edge to gpmc_nbe0_cle, gpmc_nbe1 invalid(11) | D(9) – 2.3 | D(9) + 1.9 | D(9) – 3.3 | D(9) + 11.9 | ns | |
F8 | td(clkH-advn) | Delay time, output clock gpmc_clk rising edge to output address valid and address latch enable gpmc_advn_ale transition | G(12) – 2.3 | G(12) + 4.5 | G(12) – 3.3 | G(12) + 9.5 | ns | |
F9 | td(clkH-advnIV) | Delay time, output clock gpmc_clk rising edge to output address valid and address latch enable gpmc_advn_ale invalid | D(9) – 2.3 | D(9) + 4.5 | D(9) – 3.3 | D(9) + 9.5 | ns | |
F10 | td(clkH-oen) | Delay time, output clock gpmc_clk rising edge to output enable gpmc_oen transition | H(13) – 2.3 | H(13) + 3.5 | H(13) – 3.3 | H(13) + 8.5 | ns | |
F11 | td(clkH-oenIV) | Delay time, output clock gpmc_clk rising edge to output enable gpmc_oen invalid | H(13) – 2.3 | H(13) + 3.5 | H(13) – 3.3 | H(13) + 8.5 | ns | |
F14 | td(clkH-wen) | Delay time, output clock gpmc_clk rising edge to output write enable gpmc_wen transition | I(14) – 2.3 | I(14) + 4.5 | I(14) – 3.3 | I(14) + 9.5 | ns | |
F15 | td(clkH-do) | Delay time, output clock gpmc_clk rising edge to output data gpmc_ad[15:0] transition(8) | J(15) – 2.3 | J(15) + 2.7 | J(15) – 3.3 | J(15) + 7.7 | ns | |
F15 | td(clkL-do) | Delay time, gpmc_clk falling edge to gpmc_ad[15:0] data bus transition(10) | J(15) – 2.3 | J(15) + 2.7 | J(15) – 3.3 | J(15) + 7.7 | ns | |
F15 | td(clkL-do) | Delay time, gpmc_clk falling edge to gpmc_ad[15:0] data bus transition(11) | J(15) – 2.3 | J(15) + 2.7 | J(15) – 3.3 | J(15) + 12.7 | ns | |
F17 | td(clkH-be[x]n) | Delay time, output clock gpmc_clk rising edge to output lower byte enable and command latch enable gpmc_be0n_cle transition(8) | J(15) – 2.3 | J(15) + 1.9 | J(15) – 3.3 | J(15) + 6.9 | ns | |
F17 | td(clkL-be[x]n) | Delay time, gpmc_clk falling edge to gpmc_nbe0_cle, gpmc_nbe1 transition(10) | J(15) – 2.3 | J(15) + 1.9 | J(15) – 3.3 | J(15) + 6.9 | ns | |
F17 | td(clkL-be[x]n) | Delay time, gpmc_clk falling edge to gpmc_nbe0_cle, gpmc_nbe1 transition(11) | J(15) – 2.3 | J(15) + 1.9 | J(15) – 3.3 | J(15) + 11.9 | ns | |
F18 | tw(csnV) | Pulse duration, output chip select gpmc_csn[x](4) low | Read | A(16) | A(16) | ns | ||
Write | A(16) | A(16) | ns | |||||
F19 | tw(be[x]nV) | Pulse duration, output lower byte enable and command latch enable gpmc_be0n_cle, output upper byte enable gpmc_be1n low | Read | C(17) | C(17) | ns | ||
Write | C(17) | C(17) | ns | |||||
F20 | tw(advnV) | Pulse duration, output address valid and address latch enable gpmc_advn_ale low | Read | K(18) | K(18) | ns | ||
Write | K(18) | K(18) | ns |