ZHCSH00F
August 2016 – November 2019
AM5706
,
AM5708
PRODUCTION DATA.
1
器件概述
1.1
特性
1.2
应用
1.3
说明
1.4
功能方框图
2
修订历史记录
3
Device Comparison
3.1
Related Products
4
Terminal Configuration and Functions
4.1
Pin Diagram
4.2
Pin Attributes
4.3
Signal Descriptions
4.3.1
VIP
4.3.2
DSS
4.3.3
HDMI
4.3.4
CSI2
4.3.5
EMIF
4.3.6
GPMC
4.3.7
Timers
4.3.8
I2C
4.3.9
HDQ1W
4.3.10
UART
4.3.11
McSPI
4.3.12
QSPI
4.3.13
McASP
4.3.14
USB
4.3.15
PCIe
4.3.16
DCAN
4.3.17
GMAC_SW
4.3.18
MLB
4.3.19
eMMC/SD/SDIO
4.3.20
GPIO
4.3.21
KBD
4.3.22
PWM
4.3.23
PRU-ICSS
4.3.24
Emulation and Debug Subsystem
4.3.25
System and Miscellaneous
4.3.25.1
Sysboot
4.3.25.2
Power, Reset, and Clock Management (PRCM)
4.3.25.3
System Direct Memory Access (SDMA)
4.3.25.4
Interrupt Controllers (INTC)
4.3.26
Power Supplies
4.4
Pin Multiplexing
4.5
Connections for Unused Pins
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Power on Hours (POH) Limits
5.4
Recommended Operating Conditions
5.5
Operating Performance Points
5.5.1
AVS and ABB Requirements
5.5.2
Voltage And Core Clock Specifications
Table 5-4
Voltage Domains Operating Performance Points
5.5.3
Maximum Supported Frequency
5.6
Power Consumption Summary
5.7
Electrical Characteristics
Table 5-7
LVCMOS DDR DC Electrical Characteristics
Table 5-8
Dual Voltage LVCMOS I2C DC Electrical Characteristics
Table 5-9
IQ1833 Buffers DC Electrical Characteristics
Table 5-10
IHHV1833 Buffers DC Electrical Characteristics
Table 5-11
LVCMOS CSI2 DC Electrical Characteristics
Table 5-12
BMLB18 Buffers DC Electrical Characteristics
Table 5-13
Dual Voltage SDIO1833 DC Electrical Characteristics
Table 5-14
Dual Voltage LVCMOS DC Electrical Characteristics
5.7.1
USBPHY DC Electrical Characteristics
5.7.2
HDMIPHY DC Electrical Characteristics
5.7.3
PCIEPHY DC Electrical Characteristics
5.8
VPP Specifications for One-Time Programmable (OTP) eFuses
Table 5-15
Recommended Operating Conditions for OTP eFuse Programming
5.8.1
Hardware Requirements
5.8.2
Programming Sequence
5.8.3
Impact to Your Hardware Warranty
5.9
Thermal Resistance Characteristics for CBD Package
5.9.1
Package Thermal Characteristics
5.10
Timing Requirements and Switching Characteristics
5.10.1
Timing Parameters and Information
5.10.1.1
Parameter Information
5.10.1.1.1
1.8 V and 3.3 V Signal Transition Levels
5.10.1.1.2
1.8 V and 3.3 V Signal Transition Rates
5.10.1.1.3
Timing Parameters and Board Routing Analysis
5.10.2
Interface Clock Specifications
5.10.2.1
Interface Clock Terminology
5.10.2.2
Interface Clock Frequency
5.10.3
Power Supply Sequences
5.10.4
Clock Specifications
5.10.4.1
Input Clocks / Oscillators
5.10.4.1.1
OSC0 External Crystal
5.10.4.1.2
OSC0 Input Clock
5.10.4.1.3
Auxiliary Oscillator OSC1 Input Clock
5.10.4.1.3.1
OSC1 External Crystal
5.10.4.1.3.2
OSC1 Input Clock
5.10.4.1.4
RC On-die Oscillator Clock
5.10.4.2
Output Clocks
5.10.4.3
DPLLs, DLLs
5.10.4.3.1
DPLL Characteristics
5.10.4.3.2
DLL Characteristics
5.10.5
Recommended Clock and Control Signal Transition Behavior
5.10.6
Peripherals
5.10.6.1
Timing Test Conditions
5.10.6.2
Virtual and Manual I/O Timing Modes
5.10.6.3
VIP
5.10.6.4
DSS
5.10.6.5
HDMI
5.10.6.6
CSI2
5.10.6.6.1
CSI-2 MIPI D-PHY
5.10.6.7
EMIF
5.10.6.8
GPMC
5.10.6.8.1
GPMC/NOR Flash Interface Synchronous Timing
5.10.6.8.2
GPMC/NOR Flash Interface Asynchronous Timing
5.10.6.8.3
GPMC/NAND Flash Interface Asynchronous Timing
5.10.6.9
Timers
5.10.6.10
I2C
Table 5-57
Timing Requirements for I2C Input Timings
Table 5-58
Timing Requirements for I2C HS-Mode (I2C3/4/5 Only)
Table 5-59
Switching Characteristics Over Recommended Operating Conditions for I2C Output Timings
5.10.6.11
HDQ1W
5.10.6.11.1
HDQ / 1-Wire — HDQ Mode
5.10.6.11.2
HDQ/1-Wire—1-Wire Mode
5.10.6.12
UART
Table 5-64
Timing Requirements for UART
Table 5-65
Switching Characteristics Over Recommended Operating Conditions for UART
5.10.6.13
McSPI
5.10.6.14
QSPI
5.10.6.15
McASP
Table 5-72
Timing Requirements for McASP1
Table 5-73
Timing Requirements for McASP2
Table 5-74
Timing Requirements for McASP3/4/5/6/7/8
5.10.6.16
USB
5.10.6.16.1
USB1 DRD PHY
5.10.6.16.2
USB2 PHY
5.10.6.17
PCIe
5.10.6.18
DCAN
Table 5-89
Timing Requirements for DCANx Receive
Table 5-90
Switching Characteristics Over Recommended Operating Conditions for DCANx Transmit
5.10.6.19
GMAC_SW
5.10.6.19.1
GMAC MII Timings
Table 5-91
Timing Requirements for miin_rxclk - MII Operation
Table 5-92
Timing Requirements for miin_txclk - MII Operation
Table 5-93
Timing Requirements for GMAC MIIn Receive 10/100 Mbit/s
Table 5-94
Switching Characteristics Over Recommended Operating Conditions for GMAC MIIn Transmit 10/100 Mbits/s
5.10.6.19.2
GMAC MDIO Interface Timings
5.10.6.19.3
GMAC RMII Timings
Table 5-99
Timing Requirements for GMAC REF_CLK - RMII Operation
Table 5-100
Timing Requirements for GMAC RMIIn Receive
Table 5-101
Switching Characteristics Over Recommended Operating Conditions for GMAC REF_CLK - RMII Operation
Table 5-102
Switching Characteristics Over Recommended Operating Conditions for GMAC RMIIn Transmit 10/100 Mbits/s
5.10.6.19.4
GMAC RGMII Timings
Table 5-106
Timing Requirements for rgmiin_rxc - RGMIIn Operation
Table 5-107
Timing Requirements for GMAC RGMIIn Input Receive for 10/100/1000 Mbps
Table 5-108
Switching Characteristics Over Recommended Operating Conditions for rgmiin_txctl - RGMIIn Operation for 10/100/1000 Mbit/s
Table 5-109
Switching Characteristics for GMAC RGMIIn Output Transmit for 10/100/1000 Mbps
5.10.6.20
eMMC/SD/SDIO
5.10.6.20.1
MMC1—SD Card Interface
5.10.6.20.1.1
Default speed, 4-bit data, SDR, half-cycle
5.10.6.20.1.2
High speed, 4-bit data, SDR, half-cycle
5.10.6.20.1.3
SDR12, 4-bit data, half-cycle
5.10.6.20.1.4
SDR25, 4-bit data, half-cycle
5.10.6.20.1.5
UHS-I SDR50, 4-bit data, half-cycle
5.10.6.20.1.6
UHS-I SDR104, 4-bit data, half-cycle
5.10.6.20.1.7
UHS-I DDR50, 4-bit data
5.10.6.20.2
MMC2 — eMMC
5.10.6.20.2.1
Standard JC64 SDR, 8-bit data, half cycle
5.10.6.20.2.2
High-speed JC64 SDR, 8-bit data, half cycle
5.10.6.20.2.3
High-speed HS200 JEDS84 SDR, 8-bit data, half cycle
5.10.6.20.2.4
High-speed JC64 DDR, 8-bit data
Table 5-134
Switching Characteristics for MMC2 - JC64 High Speed DDR Mode
5.10.6.20.3
MMC3 and MMC4—SDIO/SD
5.10.6.20.3.1
MMC3 and MMC4, SD Default Speed
5.10.6.20.3.2
MMC3 and MMC4, SD High Speed
5.10.6.20.3.3
MMC3 and MMC4, SD and SDIO SDR12 Mode
5.10.6.20.3.4
MMC3 and MMC4, SD SDR25 Mode
5.10.6.20.3.5
MMC3 SDIO High-Speed UHS-I SDR50 Mode, Half Cycle
5.10.6.21
GPIO
5.10.6.22
PRU-ICSS
5.10.6.22.1
Programmable Real-Time Unit (PRU-ICSS PRU)
5.10.6.22.1.1
PRU-ICSS PRU Direct Input/Output Mode Electrical Data and Timing
Table 5-156
PRU-ICSS PRU Timing Requirements - Direct Input Mode
Table 5-157
PRU-ICSS PRU Switching Requirements – Direct Output Mode
5.10.6.22.1.2
PRU-ICSS PRU Parallel Capture Mode Electrical Data and Timing
Table 5-158
PRU-ICSS PRU Timing Requirements - Parallel Capture Mode
5.10.6.22.1.3
PRU-ICSS PRU Shift Mode Electrical Data and Timing
Table 5-159
PRU-ICSS PRU Timing Requirements – Shift In Mode
Table 5-160
PRU-ICSS PRU Switching Requirements - Shift Out Mode
5.10.6.22.1.4
PRU-ICSS PRU Sigma Delta and EnDAT Modes
Table 5-161
PRU-ICSS PRU Timing Requirements - Sigma Delta Mode
Table 5-162
PRU-ICSS PRU Timing Requirements - EnDAT Mode
Table 5-163
PRU-ICSS PRU Switching Requirements - EnDAT Mode
5.10.6.22.2
PRU-ICSS EtherCAT (PRU-ICSS ECAT)
5.10.6.22.2.1
PRU-ICSS ECAT Electrical Data and Timing
Table 5-164
PRU-ICSS ECAT Timing Requirements – Input Validated With LATCH_IN
Table 5-165
PRU-ICSS ECAT Timing Requirements – Input Validated With SYNCx
Table 5-166
PRU-ICSS ECAT Timing Requirements – Input Validated With Start of Frame (SOF)
Table 5-167
PRU-ICSS ECAT Timing Requirements - LATCHx_IN
Table 5-168
PRU-ICSS ECAT Switching Requirements - Digital IOs
5.10.6.22.3
PRU-ICSS MII_RT and Switch
5.10.6.22.3.1
PRU-ICSS MDIO Electrical Data and Timing
Table 5-169
PRU-ICSS MDIO Timing Requirements – MDIO_DATA
Table 5-170
PRU-ICSS MDIO Switching Characteristics - MDIO_CLK
Table 5-171
PRU-ICSS MDIO Switching Characteristics – MDIO_DATA
5.10.6.22.3.2
PRU-ICSS MII_RT Electrical Data and Timing
Table 5-172
PRU-ICSS MII_RT Timing Requirements – MII[x]_RXCLK
Table 5-173
PRU-ICSS MII_RT Timing Requirements - MII[x]_TXCLK
Table 5-174
PRU-ICSS MII_RT Timing Requirements - MII_RXD[3:0], MII_RXDV, and MII_RXER
Table 5-175
PRU-ICSS MII_RT Switching Characteristics - MII_TXD[3:0] and MII_TXEN
5.10.6.22.4
PRU-ICSS Universal Asynchronous Receiver Transmitter (PRU-ICSS UART)
Table 5-176
Timing Requirements for PRU-ICSS UART Receive
Table 5-177
Switching Characteristics Over Recommended Operating Conditions for PRU-ICSS UART Transmit
5.10.6.22.5
PRU-ICSS IOSETs
5.10.6.22.6
PRU-ICSS Manual Functional Mapping
5.10.6.23
System and Miscellaneous interfaces
5.10.7
Emulation and Debug Subsystem
5.10.7.1
IEEE 1149.1 Standard-Test-Access Port (JTAG)
5.10.7.1.1
JTAG Electrical Data/Timing
Table 5-194
Timing Requirements for IEEE 1149.1 JTAG
Table 5-195
Switching Characteristics Over Recommended Operating Conditions for IEEE 1149.1 JTAG
Table 5-196
Timing Requirements for IEEE 1149.1 JTAG With RTCK
Table 5-197
Switching Characteristics Over Recommended Operating Conditions for IEEE 1149.1 JTAG With RTCK
5.10.7.2
Trace Port Interface Unit (TPIU)
5.10.7.2.1
TPIU PLL DDR Mode
6
Detailed Description
6.1
Description
6.2
Functional Block Diagram
6.3
MPU
6.4
DSP Subsystem
6.5
PRU-ICSS
6.6
Memory Subsystem
6.6.1
EMIF
6.6.2
GPMC
6.6.3
ELM
6.6.4
OCMC
6.7
Interprocessor Communication
6.7.1
MailBox
6.7.2
Spinlock
6.8
Interrupt Controller
6.9
EDMA
6.10
Peripherals
6.10.1
VIP
6.10.2
DSS
6.10.3
Timers
6.10.3.1
General-Purpose Timers
6.10.3.2
32-kHz Synchronized Timer (COUNTER_32K)
6.10.3.3
Watchdog Timer
6.10.4
I2C
6.10.5
UART
6.10.5.1
UART Features
6.10.5.2
IrDA Features
6.10.5.3
CIR Features
6.10.6
McSPI
6.10.7
QSPI
6.10.8
McASP
6.10.9
USB
6.10.10
PCIe
6.10.11
DCAN
6.10.12
GMAC_SW
6.10.13
eMMC/SD/SDIO
6.10.14
GPIO
6.10.15
ePWM
6.10.16
eCAP
6.10.17
eQEP
6.11
On-chip Debug
7
Applications, Implementation, and Layout
7.1
Power Supply Mapping
7.2
DDR3 Board Design and Layout Guidelines
7.2.1
DDR3 General Board Layout Guidelines
7.2.2
DDR3 Board Design and Layout Guidelines
7.2.2.1
Board Designs
7.2.2.2
DDR3 EMIF
7.2.2.3
DDR3 Device Combinations
7.2.2.4
DDR3 Interface Schematic
7.2.2.4.1
32-Bit DDR3 Interface
7.2.2.4.2
16-Bit DDR3 Interface
7.2.2.5
Compatible JEDEC DDR3 Devices
7.2.2.6
PCB Stackup
7.2.2.7
Placement
7.2.2.8
DDR3 Keepout Region
7.2.2.9
Bulk Bypass Capacitors
7.2.2.10
High-Speed Bypass Capacitors
7.2.2.10.1
Return Current Bypass Capacitors
7.2.2.11
Net Classes
7.2.2.12
DDR3 Signal Termination
7.2.2.13
VREF_DDR Routing
7.2.2.14
VTT
7.2.2.15
CK and ADDR_CTRL Topologies and Routing Definition
7.2.2.15.1
Four DDR3 Devices
7.2.2.15.1.1
CK and ADDR_CTRL Topologies, Four DDR3 Devices
7.2.2.15.1.2
CK and ADDR_CTRL Routing, Four DDR3 Devices
7.2.2.15.2
Two DDR3 Devices
7.2.2.15.2.1
CK and ADDR_CTRL Topologies, Two DDR3 Devices
7.2.2.15.2.2
CK and ADDR_CTRL Routing, Two DDR3 Devices
7.2.2.15.3
One DDR3 Device
7.2.2.15.3.1
CK and ADDR_CTRL Topologies, One DDR3 Device
7.2.2.15.3.2
CK and ADDR/CTRL Routing, One DDR3 Device
7.2.2.16
Data Topologies and Routing Definition
7.2.2.16.1
DQS and DQ/DM Topologies, Any Number of Allowed DDR3 Devices
7.2.2.16.2
DQS and DQ/DM Routing, Any Number of Allowed DDR3 Devices
7.2.2.17
Routing Specification
7.2.2.17.1
CK and ADDR_CTRL Routing Specification
7.2.2.17.2
DQS and DQ Routing Specification
7.3
High Speed Differential Signal Routing Guidance
7.4
Power Distribution Network Implementation Guidance
7.5
Thermal Solution Guidance
7.6
Single-Ended Interfaces
7.6.1
General Routing Guidelines
7.6.2
QSPI Board Design and Layout Guidelines
7.7
LJCB_REFN/P Connections
7.8
Clock Routing Guidelines
7.8.1
Oscillator Ground Connection
8
Device and Documentation Support
8.1
Device Nomenclature
8.1.1
Standard Package Symbolization
8.1.2
Device Naming Convention
8.2
Tools and Software
8.3
Documentation Support
8.4
Related Links
8.5
Support Resources
8.6
商标
8.7
静电放电警告
8.8
Glossary
9
Mechanical, Packaging, and Orderable Information
9.1
Packaging Information
封装选项
请参考 PDF 数据表获取器件具体的封装图。
机械数据 (封装 | 引脚)
CBD|538
散热焊盘机械数据 (封装 | 引脚)
订购信息
zhcsh00f_oa
zhcsh00f_pm
1.1
特性
Arm®Cortex®-A15 微处理器子系统
C66x 浮点超长指令字 (VLIW) 数字信号处理器 (DSP)
目标代码与 C67x 和 C64x+ 完全兼容
每周期最多 32 次 16 x 16 位定点乘法
片上 L3 RAM 高达 512KB
3 级 (L3) 和 4 级 (L4) 互连
DDR3/DDR3L 存储器接口 (EMIF) 模块
最高支持 DDR-1333 (667MHz)
高达 2GB 的单芯片选择
2 个双核 Arm® Cortex®-M4 协处理器(IPU1 和 IPU2)
IVA-HD 子系统
针对 H.264 编解码器的 4K @ 15fps 编码和解码支持
其他编解码器高达 1080p60
显示子系统
全高清视频(1920 × 1080p,60fps)
多个视频输入和视频输出
2D 和 3D 图形
具有 DMA 引擎和多达 3 条管线的显示控制器
HDMI™编码器:兼容 HDMI 1.4a 和 DVI 1.0
2 个双核可编程实时单元和工业通信子系统 (PRU-ICSS)
加速器 (BB2D) 子系统
Vivante®GC320 内核
视频处理引擎 (VPE)
可用单核 PowerVR™SGX544 3D GPU
安全引导支持
硬件强制可信根
客户可编程的秘钥
支持接管保护、IP 保护和防回滚保护
加密加速支持
支持加密内核
AES – 128/192/256 位秘钥大小
3DES – 56/112/168 位秘钥大小
MD5、SHA1
SHA2 – 224/256/384/512
真随机数生成器
DMA 支持
调试安全
安全软件控制的调试访问
安全感知调试
可信执行环境 (TEE) 支持
基于 Arm TrustZone™的 TEE
可实现隔离的广泛防火墙支持
安全 DMA 路径和互联
安全监视器/计时器/IPC
一个视频输入端口 (VIP) 模块
支持多达四个复用输入端口
通用存储器控制器 (GPMC)
增强型直接存储器存取 (EDMA) 控制器
以太网子系统
十六个 32 位通用计时器
32 位 MPU 看门狗计时器
五个高速内部集成电路 (I
2
C) 端口
HDQ™/单线®接口
10 个可配置 UART/IrDA/CIR 模块
四个多通道串行外设接口 (McSPI)
四路 SPI 接口 (QSPI)
8 个多通道音频串行端口 (McASP) 模块
超高速 USB 3.0 双重角色器件
高速 USB 2.0 双重角色器件
四个多媒体卡/安全数字/安全数字输入输出接口 (MMC™/SD®/SDIO)
具有 5Gbps 通道的 PCI Express® 3.0 子系统
一个与第 2 代兼容的双通道端口
或两个与第 2 代兼容的单通道端口
双控制器局域网 (DCAN) 模块
CAN 2.0B 协议
MIPI™CSI-2 摄像头串行接口
多达 186 个通用 I/O (GPIO) 引脚
电源、复位和时钟管理
支持 CTool 技术的片上调试
28nm CMOS 技术
17mm × 17mm、0.65mm 间距、538 引脚 BGA (CBD)
千亿体育app官网登录(中国)官方网站IOS/安卓通用版/手机APP
|
米乐app下载官网(中国)|ios|Android/通用版APP最新版
|
米乐|米乐·M6(中国大陆)官方网站
|
千亿体育登陆地址
|
华体会体育(中国)HTH·官方网站
|
千赢qy国际_全站最新版千赢qy国际V6.2.14安卓/IOS下载
|
18新利网v1.2.5|中国官方网站
|
bob电竞真人(中国官网)安卓/ios苹果/电脑版【1.97.95版下载】
|
千亿体育app官方下载(中国)官方网站IOS/安卓/手机APP下载安装
|