ZHCSF38G March 2016 – May 2018 AM5716 , AM5718
PRODUCTION DATA.
TI only supports board designs using DDR3 memory that follow the guidelines in this document. The switching characteristics and timing diagram for the DDR3 memory controller are shown in Table 8-3 and Figure 8-1.
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
1 | tc(DDR_CLK) | Cycle time, DDR_CLK | 1.5 | 2.5(1) | ns |