ZHCSG49F
December 2015 – May 2019
AM5726
,
AM5728
,
AM5729
PRODUCTION DATA.
1
器件概述
1.1
特性
1.2
应用
1.3
说明
1.4
功能方框图
2
修订历史记录
3
Device Comparison
3.1
Related Products
4
Terminal Configuration and Functions
4.1
Terminal Assignment
4.1.1
Unused Balls Connection Requirements
4.2
Ball Characteristics
4.3
Multiplexing Characteristics
4.4
Signal Descriptions
4.4.1
Video Input Port (VIP)
4.4.2
Display Subsystem – Video Output Ports
4.4.3
Display Subsystem – High-Definition Multimedia Interface (HDMI)
4.4.4
External Memory Interface - (EMIF)
4.4.5
General-Purpose Memory Controller (GPMC)
4.4.6
Timer
4.4.7
Inter-Integrated Circuit Interface (I2C)
4.4.8
HDQ / 1-Wire Interface (HDQ1W)
4.4.9
Universal Asynchronous Receiver Transmitter (UART)
4.4.10
Multichannel Serial Peripheral Interface (McSPI)
4.4.11
Quad Serial Peripheral Interface (QSPI)
4.4.12
Multichannel Audio Serial Port (McASP)
4.4.13
Universal Serial Bus (USB)
4.4.14
Serial Advanced Technology Attachment (SATA)
4.4.15
Peripheral Component Interconnect Express (PCIe)
4.4.16
Controller Area Network Interface (DCAN)
4.4.17
Ethernet Interface (GMAC_SW)
4.4.18
Media Local Bus (MLB) Interface
4.4.19
eMMC/SD/SDIO
4.4.20
General-Purpose Interface (GPIO)
4.4.21
Keyboard controller (KBD)
4.4.22
Pulse Width Modulation (PWM)
4.4.23
Programmable Real-Time Unit Subsystem and Industrial Communication Subsystem (PRU-ICSS)
4.4.24
Test Interfaces
4.4.25
System and Miscellaneous
4.4.25.1
Sysboot
4.4.25.2
Power, Reset and Clock Management (PRCM)
4.4.25.3
Real-Time Clock (RTC) Interface
4.4.25.4
System Direct Memory Access (SDMA)
4.4.25.5
Interrupt Controllers (INTC)
4.4.25.6
Observability
4.4.25.7
Power Supplies
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Power on Hours (POH) Limits
5.4
Recommended Operating Conditions
5.5
Operating Performance Points
5.5.1
AVS and ABB Requirements
5.5.2
Voltage And Core Clock Specifications
5.5.3
Maximum Supported Frequency
5.6
Power Consumption Summary
5.7
Electrical Characteristics
5.7.1
LVCMOS DDR DC Electrical Characteristics
5.7.2
HDMIPHY DC Electrical Characteristics
5.7.3
Dual Voltage LVCMOS I2C DC Electrical Characteristics
5.7.4
IQ1833 Buffers DC Electrical Characteristics
5.7.5
IHHV1833 Buffers DC Electrical Characteristics
5.7.6
LVCMOS OSC Buffers DC Electrical Characteristics
5.7.7
BC1833IHHV Buffers DC Electrical Characteristics
5.7.8
USBPHY DC Electrical Characteristics
5.7.9
Dual Voltage SDIO1833 DC Electrical Characteristics
5.7.10
Dual Voltage LVCMOS DC Electrical Characteristics
5.7.11
SATAPHY DC Electrical Characteristics
5.7.12
PCIEPHY DC Electrical Characteristics
5.8
Thermal Characteristics
5.8.1
Package Thermal Characteristics
5.9
Power Supply Sequences
6
Clock Specifications
6.1
Input Clock Specifications
6.1.1
Input Clock Requirements
6.1.2
System Oscillator OSC0 Input Clock
6.1.2.1
OSC0 External Crystal
6.1.2.2
OSC0 Input Clock
6.1.3
Auxiliary Oscillator OSC1 Input Clock
6.1.3.1
OSC1 External Crystal
6.1.3.2
OSC1 Input Clock
6.1.4
RTC Oscillator Input Clock
6.1.4.1
RTC Oscillator External Crystal
6.1.4.2
RTC Oscillator Input Clock
6.2
RC On-die Oscillator Clock
6.3
DPLLs, DLLs Specifications
6.3.1
DPLL Characteristics
6.3.2
DLL Characteristics
7
Timing Requirements and Switching Characteristics
7.1
Timing Test Conditions
7.2
Interface Clock Specifications
7.2.1
Interface Clock Terminology
7.2.2
Interface Clock Frequency
7.3
Timing Parameters and Information
7.3.1
Parameter Information
7.3.1.1
1.8V and 3.3V Signal Transition Levels
7.3.1.2
1.8V and 3.3V Signal Transition Rates
7.3.1.3
Timing Parameters and Board Routing Analysis
7.4
Recommended Clock and Control Signal Transition Behavior
7.5
Virtual and Manual I/O Timing Modes
7.6
Video Input Ports (VIP)
7.7
Display Subsystem – Video Output Ports
7.8
Display Subsystem – High-Definition Multimedia Interface (HDMI)
7.9
External Memory Interface (EMIF)
7.10
General-Purpose Memory Controller (GPMC)
7.10.1
GPMC/NOR Flash Interface Synchronous Timing
7.10.2
GPMC/NOR Flash Interface Asynchronous Timing
7.10.3
GPMC/NAND Flash Interface Asynchronous Timing
7.11
Timers
7.12
Inter-Integrated Circuit Interface (I2C)
Table 7-34
Timing Requirements for I2C Input Timings
Table 7-35
Timing Requirements for I2C HS-Mode (I2C3/4/5 Only)
Table 7-36
Switching Characteristics Over Recommended Operating Conditions for I2C Output Timings
7.13
HDQ / 1-Wire Interface (HDQ1W)
7.13.1
HDQ / 1-Wire — HDQ Mode
7.13.2
HDQ/1-Wire—1-Wire Mode
7.14
Universal Asynchronous Receiver Transmitter (UART)
Table 7-41
Timing Requirements for UART
Table 7-42
Switching Characteristics Over Recommended Operating Conditions for UART
7.15
Multichannel Serial Peripheral Interface (McSPI)
7.16
Quad Serial Peripheral Interface (QSPI)
7.17
Multichannel Audio Serial Port (McASP)
Table 7-49
Timing Requirements for McASP1
Table 7-50
Timing Requirements for McASP2
Table 7-51
Timing Requirements for McASP3/4/5/6/7/8
Table 7-52
Switching Characteristics Over Recommended Operating Conditions for McASP1
Table 7-53
Switching Characteristics Over Recommended Operating Conditions for McASP2
Table 7-54
Switching Characteristics Over Recommended Operating Conditions for McASP3/4/5/6/7/8
7.18
Universal Serial Bus (USB)
7.18.1
USB1 DRD PHY
7.18.2
USB2 PHY
7.19
Serial Advanced Technology Attachment (SATA)
7.20
Peripheral Component Interconnect Express (PCIe)
7.21
Controller Area Network Interface (DCAN)
7.22
Ethernet Interface (GMAC_SW)
7.22.1
GMAC MII Timings
Table 7-68
Timing Requirements for miin_rxclk - MII Operation
Table 7-69
Timing Requirements for miin_txclk - MII Operation
Table 7-70
Timing Requirements for GMAC MIIn Receive 10/100 Mbit/s
Table 7-71
Switching Characteristics Over Recommended Operating Conditions for GMAC MIIn Transmit 10/100 Mbits/s
7.22.2
GMAC MDIO Interface Timings
7.22.3
GMAC RMII Timings
Table 7-76
Timing Requirements for GMAC REF_CLK - RMII Operation
Table 7-77
Timing Requirements for GMAC RMIIn Receive
Table 7-78
Switching Characteristics Over Recommended Operating Conditions for GMAC REF_CLK - RMII Operation
Table 7-79
Switching Characteristics Over Recommended Operating Conditions for GMAC RMIIn Transmit 10/100 Mbits/s
7.22.4
GMAC RGMII Timings
Table 7-83
Timing Requirements for rgmiin_rxc - RGMIIn Operation
Table 7-84
Timing Requirements for GMAC RGMIIn Input Receive for 10/100/1000 Mbps
Table 7-85
Switching Characteristics Over Recommended Operating Conditions for rgmiin_txctl - RGMIIn Operation for 10/100/1000 Mbit/s
Table 7-86
Switching Characteristics for GMAC RGMIIn Output Transmit for 10/100/1000 Mbps
7.23
eMMC/SD/SDIO
7.23.1
MMC1—SD Card Interface
7.23.1.1
Default speed, 4-bit data, SDR, half-cycle
7.23.1.2
High speed, 4-bit data, SDR, half-cycle
7.23.1.3
SDR12, 4-bit data, half-cycle
7.23.1.4
SDR25, 4-bit data, half-cycle
7.23.1.5
UHS-I SDR50, 4-bit data, half-cycle
7.23.1.6
UHS-I SDR104, 4-bit data, half-cycle
7.23.1.7
UHS-I DDR50, 4-bit data
7.23.2
MMC2 — eMMC
7.23.2.1
Standard JC64 SDR, 8-bit data, half cycle
7.23.2.2
High-speed JC64 SDR, 8-bit data, half cycle
7.23.2.3
High-speed HS200 JC64 SDR, 8-bit data, half cycle
7.23.2.4
High-speed JC64 DDR, 8-bit data
7.23.3
MMC3 and MMC4—SDIO/SD
7.23.3.1
MMC3 and MMC4, SD Default Speed
7.23.3.2
MMC3 and MMC4, SD High Speed
7.23.3.3
MMC3 and MMC4, SD and SDIO SDR12 Mode
7.23.3.4
MMC3 and MMC4, SD SDR25 Mode
7.23.3.5
MMC3 SDIO High-Speed UHS-I SDR50 Mode, Half Cycle
7.24
General-Purpose Interface (GPIO)
7.25
Programmable Real-Time Unit Subsystem and Industrial Communication Subsystem (PRU-ICSS)
7.25.1
Programmable Real-Time Unit (PRU-ICSS PRU)
7.25.1.1
PRU-ICSS PRU Direct Input/Output Mode Electrical Data and Timing
Table 7-135
PRU-ICSS PRU Timing Requirements - Direct Input Mode
Table 7-136
PRU-ICSS PRU Switching Requirements – Direct Output Mode
7.25.1.2
PRU-ICSS PRU Parallel Capture Mode Electrical Data and Timing
Table 7-137
PRU-ICSS PRU Timing Requirements - Parallel Capture Mode
7.25.1.3
PRU-ICSS PRU Shift Mode Electrical Data and Timing
Table 7-138
PRU-ICSS PRU Timing Requirements – Shift In Mode
Table 7-139
PRU-ICSS PRU Switching Requirements - Shift Out Mode
7.25.2
PRU-ICSS EtherCAT (PRU-ICSS ECAT)
7.25.2.1
PRU-ICSS ECAT Electrical Data and Timing
Table 7-140
PRU-ICSS ECAT Timing Requirements – Input Validated With LATCH_IN
Table 7-141
PRU-ICSS ECAT Timing Requirements – Input Validated With SYNCx
Table 7-142
PRU-ICSS ECAT Timing Requirements – Input Validated With Start of Frame (SOF)
Table 7-143
PRU-ICSS ECAT Timing Requirements - LATCHx_IN
Table 7-144
PRU-ICSS ECAT Switching Requirements - Digital IOs
7.25.3
PRU-ICSS MII_RT and Switch
7.25.3.1
PRU-ICSS MDIO Electrical Data and Timing
Table 7-145
PRU-ICSS MDIO Timing Requirements – MDIO_DATA
Table 7-146
PRU-ICSS MDIO Switching Characteristics - MDIO_CLK
Table 7-147
PRU-ICSS MDIO Switching Characteristics – MDIO_DATA
7.25.3.2
PRU-ICSS MII_RT Electrical Data and Timing
Table 7-148
PRU-ICSS MII_RT Timing Requirements – MII[x]_RXCLK
Table 7-149
PRU-ICSS MII_RT Timing Requirements - MII[x]_TXCLK
Table 7-150
PRU-ICSS MII_RT Timing Requirements - MII_RXD[3:0], MII_RXDV, and MII_RXER
Table 7-151
PRU-ICSS MII_RT Switching Characteristics - MII_TXD[3:0] and MII_TXEN
7.25.4
PRU-ICSS Universal Asynchronous Receiver Transmitter (PRU-ICSS UART)
Table 7-152
Timing Requirements for PRU-ICSS UART Receive
Table 7-153
Switching Characteristics Over Recommended Operating Conditions for PRU-ICSS UART Transmit
7.25.5
PRU-ICSS IOSETs
7.25.6
PRU-ICSS Manual Functional Mapping
7.26
System and Miscellaneous interfaces
7.27
Test Interfaces
7.27.1
IEEE 1149.1 Standard-Test-Access Port (JTAG)
7.27.1.1
JTAG Electrical Data/Timing
Table 7-174
Timing Requirements for IEEE 1149.1 JTAG
Table 7-175
Switching Characteristics Over Recommended Operating Conditions for IEEE 1149.1 JTAG
Table 7-176
Timing Requirements for IEEE 1149.1 JTAG With RTCK
Table 7-177
Switching Characteristics Over Recommended Operating Conditions for IEEE 1149.1 JTAG With RTCK
7.27.2
Trace Port Interface Unit (TPIU)
7.27.2.1
TPIU PLL DDR Mode
8
Applications, Implementation, and Layout
8.1
Power Supply Mapping
8.2
DDR3 Board Design and Layout Guidelines
8.2.1
DDR3 General Board Layout Guidelines
8.2.2
DDR3 Board Design and Layout Guidelines
8.2.2.1
Board Designs
8.2.2.2
DDR3 EMIFs
8.2.2.3
DDR3 Device Combinations
8.2.2.4
DDR3 Interface Schematic
8.2.2.4.1
32-Bit DDR3 Interface
8.2.2.4.2
16-Bit DDR3 Interface
8.2.2.5
Compatible JEDEC DDR3 Devices
8.2.2.6
PCB Stackup
8.2.2.7
Placement
8.2.2.8
DDR3 Keepout Region
8.2.2.9
Bulk Bypass Capacitors
8.2.2.10
High-Speed Bypass Capacitors
8.2.2.10.1
Return Current Bypass Capacitors
8.2.2.11
Net Classes
8.2.2.12
DDR3 Signal Termination
8.2.2.13
VREF_DDR Routing
8.2.2.14
VTT
8.2.2.15
CK and ADDR_CTRL Topologies and Routing Definition
8.2.2.15.1
Four DDR3 Devices
8.2.2.15.1.1
CK and ADDR_CTRL Topologies, Four DDR3 Devices
8.2.2.15.1.2
CK and ADDR_CTRL Routing, Four DDR3 Devices
8.2.2.15.2
Two DDR3 Devices
8.2.2.15.2.1
CK and ADDR_CTRL Topologies, Two DDR3 Devices
8.2.2.15.2.2
CK and ADDR_CTRL Routing, Two DDR3 Devices
8.2.2.15.3
One DDR3 Device
8.2.2.15.3.1
CK and ADDR_CTRL Topologies, One DDR3 Device
8.2.2.15.3.2
CK and ADDR/CTRL Routing, One DDR3 Device
8.2.2.16
Data Topologies and Routing Definition
8.2.2.16.1
DQS and DQ/DM Topologies, Any Number of Allowed DDR3 Devices
8.2.2.16.2
DQS and DQ/DM Routing, Any Number of Allowed DDR3 Devices
8.2.2.17
Routing Specification
8.2.2.17.1
CK and ADDR_CTRL Routing Specification
8.2.2.17.2
DQS and DQ Routing Specification
8.3
High Speed Differential Signal Routing Guidance
8.4
Power Distribution Network Implementation Guidance
8.5
Thermal Solution Guidance
8.6
Single-Ended Interfaces
8.6.1
General Routing Guidelines
8.6.2
QSPI Board Design and Layout Guidelines
8.7
LJCB_REFN/P Connections
8.8
Clock Routing Guidelines
8.8.1
32-kHz Oscillator Routing
8.8.2
Oscillator Ground Connection
9
Device and Documentation Support
9.1
Device Nomenclature
9.1.1
Standard Package Symbolization
9.1.2
Device Naming Convention
9.2
Tools and Software
9.3
Documentation Support
9.4
Related Links
9.5
Community Resources
9.6
商标
9.7
静电放电警告
9.8
Glossary
10
Mechanical, Packaging, and Orderable Information
10.1
Packaging Information
封装选项
请参考 PDF 数据表获取器件具体的封装图。
机械数据 (封装 | 引脚)
ABC|760
散热焊盘机械数据 (封装 | 引脚)
订购信息
zhcsg49f_oa
zhcsg49f_pm
1.1
特性
双核 Arm®Cortex®-A15 微处理器子系统
多达 2 个 C66x 浮点 VLIW DSP
目标代码与 C67x 和 C64x+ 完全兼容
每周期最多 32 次 16 x 16 位定点乘法
片上 L3 RAM 高达 2.5MB
两个 DDR3/DDR3L 存储器接口 (EMIF) 模块
支持高达 DDR3-1066
每个 EMIF 可支持高达 2GB
2 个双路 Arm®Cortex®-M4 协处理器(IPU1 和 IPU2)
多达四个嵌入式视觉引擎 (EVE)
IVA-HD 子系统
针对 H.264 编解码器的 4K @ 15fps 编码和解码支持
其他编解码器高达 1080p60
显示子系统
全高清视频(1920 × 1080p,60fps)
多个视频输入和视频输出
2D 和 3D 图形
具有 DMA 引擎和多达 3 条管线的显示控制器
HDMI®编码器:兼容 HDMI 1.4a 和 DVI 1.0
2 个双核可编程实时单元和工业通信子系统 (PRU-ICSS)
2D 图形加速器 (BB2D) 子系统
Vivante®GC320 内核
视频处理引擎 (VPE)
双核 PowerVR®SGX544™ 3D GPU
加密硬件加速器
AES、SHA、RNG、DES 和 3DES
三个视频输入端口 (VIP) 模块
通用存储器控制器 (GPMC)
增强型直接存储器存取 (EDMA) 控制器
2 端口千兆以太网 (GMAC)
十六个 32 位通用计时器
32 位 MPU 看门狗计时器
五个内部集成电路 (I2C™) 端口
HDQ™/单线®接口
10 个可配置 UART/IrDA/CIR 模块
4 个多通道串行外设接口 (McSPI)
四通道 SPI 接口 (QSPI)
第 2 代 SATA 接口
8 个多通道音频串行端口 (McASP) 模块
超高速 USB 3.0 双重角色器件
高速 USB 2.0 双重角色器件
四个多媒体卡/安全数字/安全数字输入输出接口 (MMC™/SD®/SDIO)
具有两个 5Gbps 通道的 PCI-Express®3.0 子系统
一个与第 2 代兼容的双通道端口
或两个与第 2 代兼容的单通道端口
双控制器局域网 (DCAN) 模块
CAN 2.0B 协议
多达 247 个通用 I/O (GPIO) 引脚
电源、复位和时钟管理 (PRCM)
支持 CTool 技术的片上调试
28nm CMOS 技术
23mm × 23mm、0.8mm 间距、760 引脚 BGA (ABC)
千亿体育app官网登录(中国)官方网站IOS/安卓通用版/手机APP
|
米乐app下载官网(中国)|ios|Android/通用版APP最新版
|
米乐|米乐·M6(中国大陆)官方网站
|
千亿体育登陆地址
|
华体会体育(中国)HTH·官方网站
|
千赢qy国际_全站最新版千赢qy国际V6.2.14安卓/IOS下载
|
18新利网v1.2.5|中国官方网站
|
bob电竞真人(中国官网)安卓/ios苹果/电脑版【1.97.95版下载】
|
千亿体育app官方下载(中国)官方网站IOS/安卓/手机APP下载安装
|