ZHCSG49F December 2015 – May 2019 AM5726 , AM5728 , AM5729
PRODUCTION DATA.
NOTE
For more information, see the Serial Communication Interfaces / PCIe Controllers and the Shared PHY Component Subsystems / PCIe Shared PHY Subsystem sections of the device TRM.
SIGNAL NAME | DESCRIPTION | TYPE | BALL |
---|---|---|---|
pcie_rxn0 | PCIe1_PHY_RX Receive Data Lane 0 (negative) - mapped to PCIe_SS1 only. | IDS | AG13 |
pcie_rxp0 | PCIe1_PHY_RX Receive Data Lane 0 (positive) - mapped to PCIe_SS1 only. | IDS | AH13 |
pcie_txn0 | PCIe1_PHY_TX Transmit Data Lane 0 (negative) - mapped to PCIe_SS1 only. | ODS | AG14 |
pcie_txp0 | PCIe1_PHY_TX Transmit Data Lane 0 (positive) - mapped to PCIe_SS1 only. | ODS | AH14 |
pcie_rxn1 | PCIe2_PHY_RX Receive Data Lane 1 (negative) - mapped to either PCIe_SS1 (dual lane- mode) or PCIe_SS2 (single lane- mode) | IDS | AG11 |
pcie_rxp1 | PCIe2_PHY_RX Receive Data Lane 1 (positive) - mapped to either PCIe_SS1 (dual lane- mode) or PCIe_SS2 (single lane- mode) | IDS | AH11 |
pcie_txn1 | PCIe2_PHY_TX Transmit Data Lane 1 (negative) - mapped to either PCIe_SS1 (dual lane- mode) or PCIe_SS2 (single lane- mode) | ODS | AG12 |
pcie_txp1 | PCIe2_PHY_TX Transmit Data Lane 1 (positive) - mapped to either PCIe_SS1 (dual lane- mode) or PCIe_SS2 (single lane- mode) | ODS | AH12 |
ljcb_clkp | PCIe1_PHY / PCIe2_PHY shared Reference Clock Input / Output Differential Pair (positive) | IODS | AG15 |
ljcb_clkn | PCIe1_PHY / PCIe2_PHY shared Reference Clock Input / Output Differential Pair (negative) | IODS | AH15 |