ZHCSSS9A march 2023 – august 2023 AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1
PRODUCTION DATA
Table 7-1 defines the maximum operating frequency of the clocks for each device speed grade and Table 7-2 defines the only valid Operating Performance Points (OPPs) for the device subsystem and core clocks.
Speed Grade |
VDD_CORE (V)(1) |
MAXIMUM OPERATING FREQUENCY (MHz) | MAXIMUM TRANSITION RATE (MT/s)(2) |
||||||||
---|---|---|---|---|---|---|---|---|---|---|---|
A53SS (Cortex-A53x) |
C7x | MAIN SYSCLK |
MCU R5F / SYSCLK |
DEVICE MANAGER R5F / CLK |
HSM | VPAC | VENC / VDEC |
MJPEG | LPDDR4 | ||
M | 0.75/0.85 | 800 | 500 | 500 | 800 / 400 |
800 / 400 |
400 | 375 | 400 | 250 | 3200 |
N | 0.75 | 800 | 850 | 500 | 800 / 400 |
800 / 400 |
400 | 375 | 400 | 250 | 3200 |
0.85 | 1000 | ||||||||||
O | 0.75/0.85 | 1000 | 500 | 500 | 800 / 400 |
800 / 400 |
400 | 375 | 400 | 250 | 3200 |
P | 0.75/0.85 | 1000 | 500 | 500 | 800 / 400 |
800 / 400 |
400 | 375 | 400 | 250 | 3733 |
Q | 0.75 | 1000 | 850 | 500 | 800 / 400 |
800 / 400 |
400 | 375 | 400 | 250 | 3200 |
0.85 | 1000 | ||||||||||
R | 0.75 | 1000 | 850 | 500 | 800 / 400 |
800 / 400 |
400 | 375 | 400 | 250 | 3733 |
0.85 | 1000 | ||||||||||
S | 0.75 | 1250 | 500 | 500 | 800 / 400 |
800 / 400 |
400 | 375 | 400 | 250 | 3200 |
0.85 | 1400 | ||||||||||
T | 0.75 | 1250 | 500 | 500 | 800 / 400 |
800 / 400 |
400 | 375 | 400 | 250 | 3733 |
0.85 | 1400 | ||||||||||
U | 0.75 | 1250 | 850 | 500 | 800 / 400 |
800 / 400 |
400 | 375 | 400 | 250 | 3200 |
0.85 | 1400 | 1000 | |||||||||
V | 0.75 | 1250 | 850 | 500 | 800 / 400 |
800 / 400 |
400 | 375 | 400 | 250 | 3733 |
0.85 | 1400 | 1000 |
OPP | A53SS(1) | C7x | FIXED OPERATING FREQUENCY OPTIONS (MHz)(2) | MT/s(3) | ||||||
---|---|---|---|---|---|---|---|---|---|---|
MAIN SYSCLK |
MCU R5F / SYSCLK |
DEVICE MANAGER R5F / CLK |
HSM | VPAC | VENC / VDEC |
MJPEG | LPDDR4 | |||
High |
From ARM0 PLL Bypass to Speed Grade Maximum |
From C7x PLL Bypass to Speed Grade Maximum |
500 | 800 / 400 |
800 / 400 |
400 | 187.5, or 375 |
400, 200, or 100 |
250 | From DDR PLL Bypass(4) to Speed Grade Maximum |
Low | 250 | 400 / 200 |
400 / 133 |
133 |