ZHCSSS9A march 2023 – august 2023 AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1
PRODUCTION DATA
Table 7-108 and Figure 7-92 present switching characteristics for MMC1/MMC2 – UHS-I DDR50 Mode.
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
fop(clk) | Operating frequency, MMCx_CLK | 50 | MHz | ||
DDR505 | tc(clk) | Cycle time, MMCx_CLK | 20 | ns | |
DDR506 | tw(clkH) | Pulse duration, MMCx_CLK high | 9.2 | ns | |
DDR507 | tw(clkL) | Pulse duration, MMCx_CLK low | 9.2 | ns | |
DDR508 | td(clk-cmdV) | Delay time, MMCx_CLK rising edge to MMCx_CMD transition | 1.12 | 6.43 | ns |
DDR509 | td(clk-dV) | Delay time, MMCx_CLK transition to MMCx_DAT[3:0] transition | 1.12 | 6.43 | ns |