ZHCSLA7C December 2019 – September 2023 AM6526 , AM6528 , AM6546 , AM6548
PRODUCTION DATA
SIGNAL NAME [1] | DESCRIPTION [2] | PIN TYPE [3] | BALL [4] |
---|---|---|---|
MCU_BYP_POR | MCU Bypass reset circuitry input. 0 = Internal POR is used, 1 = External MCU_PORz signal is used. | I | V5 |
MCU_CLKOUT0 | Reference clock output for Ethernet PHYs (50MHz or 25MHz) | O | AB2 |
MCU_EXT_REFCLK0 | External system clock input | I | AB3 |
MCU_OBSCLK0 | Observation clock output for test and debug purposes only | O | AB2 |
MCU_PORz | MCU Domain cold reset | I | W5 |
MCU_PORz_OUT | MCU Domain POR status output | O | V2 |
MCU_RESETSTATz | MCU Domain warm reset status output | O | V3 |
MCU_RESETz | MCU Domain warm reset | I | W4 |
MCU_SAFETY_ERRORn | Error signal output from MCU Domain ESM | IO | W3 |
MCU_SYSCLKOUT0 | MCU Domain system clock output (divided by 4) for test and debug purposes only | O | AB3 |
PMIC_POWER_EN0 | Power enable output for MAIN Domain supplies | O | Y5 |
PMIC_POWER_EN1 | Power enable output for MAIN Domain supplies | O | AA5 |