ZHCSLA7C December 2019 – September 2023 AM6526 , AM6528 , AM6546 , AM6548
PRODUCTION DATA
For more details about features and additional description information on the device Display Subsystem – Video Output Ports, see the corresponding sections within Section 5.3, Signal Descriptions and Section 7, Detailed Description.
Table 6-33, Table 6-34, Figure 6-39 and Figure 6-40 assume testing over the recommended operating conditions and electrical characteristic conditions.
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
D1 | tc(VOUT1_PCLK) | Cycle time, VOUT1_PCLK | 6.06 | ns | |
D2 | tw(VOUT1_PCLKL) | Pulse duration, VOUT1_PCLK low | 0.475 * P(1) | ns | |
D3 | tw(VOUT1_PCLKH) | Pulse duration, VOUT1_PCLK high | 0.475 * P(1) | ns | |
D4 | td(VOUT1_PCLK-VOUT_DATA) | Delay time, VOUT1_PCLK to VOUT1_DATA[23:0] | -0.68 | 1.78 | ns |
D5 | td(VOUT1_PCLK-VOUT_CTRL) | Delay time, VOUT1_PCLK to VOUT1_VSYNC, VOUT1_HSYNC, VOUT1_DE | -0.68 | 1.78 | ns |
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
D6 | tc(VOUT1_EXTPCLKIN) | Cycle time, VOUT1_EXTPCLKIN | 6.06 | ns | |
D7 | tw(VOUT1_EXTPCLKIN) | Pulse duration, VOUT1_EXTPCLKIN low | 0.475 * P(1) | ns | |
D8 | tw(VOUT1_EXTPCLKIN) | Pulse duration, VOUT1_EXTPCLKIN high | 0.475 * P(1) | ns |
For more information, see section Display Subsystem (DSS) in the device TRM.