ZHCSLA7C December 2019 – September 2023 AM6526 , AM6528 , AM6546 , AM6548
PRODUCTION DATA
Table 6-55 and Table 6-56 present Timing requirements and Switching characteristics for MMCi - High Speed and 3.3V High Speed SDR in receiver and transmitter mode (see Figure 6-74 and Figure 6-75).
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
HSSD3 | tsu(cmdV-clkH) | Setup time, MMCi_CMD valid before MMCi_CLK rising clock edge | 2.91 | ns | |
HSSD4 | th(clkH-cmdV) | Hold time, MMCi_CMD valid after MMCi_CLK rising clock edge | 2.76 | ns | |
HSSD7 | tsu(dV-clkH) | Setup time, MMCi_DAT[j:0] valid before MMCi_CLK rising clock edge | 2.91 | ns | |
HSSD8 | th(clkH-dV) | Hold time, MMCi_DAT[j:0] valid after MMCi_CLK rising clock edge | 2.76 | ns |
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
HSSD1 | fop(clk) | Operating frequency, MMCi_CLK | 50 | MHz | |
HSSD2H | tw(clkH) | Pulse duration, MMCi_CLK high | 9.2 | ns | |
HSSD2L | tw(clkL) | Pulse duration, MMCi_CLK low | 9.2 | ns | |
HSSD5 | td(clkL-cmdV) | Delay time, MMCi_CLK falling clock edge to MMCi_CMD transition | -6.44 | 3.44 | ns |
HSSD6 | td(clkL-dV) | Delay time, MMCi_CLK falling clock edge to MMCi_DAT[j:0] transition | -6.44 | 3.44 | ns |