ZHCSLA7C December 2019 – September 2023 AM6526 , AM6528 , AM6546 , AM6548
PRODUCTION DATA
PARAMETERS | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
VDD_CORE | Supply voltage range for CORE domain | -0.3 | 1.3 | V | |
VDD_MCU | Supply voltage range for R5F MCU domain | -0.3 | 1.3 | V | |
VDD_MPU0 | Supply voltage range for A53 MPU0 domain | -0.3 | 1.3 | V | |
VDD_MPU1 | Supply voltage range for A53 MPU1 domain | -0.3 | 1.3 | V | |
VDD_WKUP0 | Supply voltage range for WKUP domain | -0.3 | 1.3 | V | |
VDD_WKUP1 | Supply voltage range for WKUP domain | -0.3 | 1.3 | V | |
VDD_DLL_MMC0 | Supply voltage range for MMC0 DLL | -0.3 | 1.3 | V | |
VDD_DLL_MMC1 | Supply voltage range for MMC1 DLL | -0.3 | 1.3 | V | |
VDDA_1P8_CSI0 | Supply voltage range for CSI PHY, Analog, 1.8 V | -0.3 | 2.2 | V | |
VDDA_1P8_OLDI0 | Supply voltage range for OLDI, Analog, 1.8 V | -0.3 | 2.2 | V | |
VDDA_1P8_SDIO | Supply voltage range for SDIO LDO, Analog, 1.8 V | -0.3 | 2.2 | V | |
VDDA_1P8_SERDES0 | Supply voltage range for USB, PCIE, Analog, 1.8 V | -0.3 | 2.2 | V | |
VDDA_3P3_IOLDO_WKUP | Supply voltage range for WKUP IO Bias LDO, Analog, 3.3 V | -0.3 | 3.8 | V | |
VDDA_3P3_IOLDO0 | Supply voltage range for IO Bias LDO, Analog 3.3 V | -0.3 | 3.8 | V | |
VDDA_3P3_IOLDO1 | Supply voltage range for IO Bias LDO, Analog 3.3 V | -0.3 | 3.8 | V | |
VDDA_3P3_SDIO | Supply voltage range for SDIO LDO, Analog, 3.3 V | -0.3 | 3.8 | V | |
VDDA_3P3_USB | Supply voltage range for USBPHY, Analog, 3.3 V | -0.3 | 3.8 | V | |
VDDA_ADC_MCU | Supply voltage range for ADC0, ADC1, Analog | -0.3 | 2.2 | V | |
VDDA_PLL0_DDR | Supply voltage range for DDR DPLL, Analog | -0.3 | 2.2 | V | |
VDDA_PLL1_DDR | Supply voltage range for DDR De-skew DPLL, Analog | -0.3 | 2.2 | V | |
VDDA_LDO_WKUP | Supply voltage range for WKUP LDO, Analog | -0.3 | 2.2 | V | |
VDDA_MCU | Supply voltage range for MCU SRAM LDO, MCU DPLL, CPSW DPLL, Analog | -0.3 | 2.2 | V | |
VDDA_PLL_CORE | Supply voltage range for CORE DPLL, PER1 DPLL, Analog | -0.3 | 2.2 | V | |
VDDA_PLL_DSS | Supply voltage range for DSS DPLL, Analog | -0.3 | 2.2 | V | |
VDDA_PLL_MPU0 | Supply voltage range for MPU0 DPLL, Analog | -0.3 | 2.2 | V | |
VDDA_PLL_MPU1 | Supply voltage range for MPU1 DPLL, Analog | -0.3 | 2.2 | V | |
VDDA_PLL_PER0 | Supply voltage range for PER0 DPLL, Analog | -0.3 | 2.2 | V | |
VDDA_POR_WKUP | Supply voltage range for WKUP POR, Analog | -0.3 | 2.2 | V | |
VDDA_SRAM_CORE0 | Supply voltage range for CORE SRAM LDOs, Analog | -0.3 | 2.2 | V | |
VDDA_SRAM_CORE1 | Supply voltage range for CORE SRAM LDOs, Analog | -0.3 | 2.2 | V | |
VDDA_SRAM_MPU0 | Supply voltage range for MPU SRAM LDOs, Analog | -0.3 | 2.2 | V | |
VDDA_SRAM_MPU1 | Supply voltage range for MPU SRAM LDOs, Analog | -0.3 | 2.2 | V | |
VDDA_WKUP | Supply voltage range for WKUP OSC, SRAM LDO, Analog | -0.3 | 2.2 | V | |
VDDS_DDR | Supply voltage range for DDR IO domain | -0.3 | 2.2 | V | |
VDDS_OSC1 | Supply voltage range for CORE HFOSC, Analog | -0.3 | 2.2 | V | |
VDDS0 | Supply voltage range for VDDSHV0 IO bias | -0.3 | 2.2 | V | |
VDDS0_WKUP | Supply voltage range for VDDSHV0_WKUP IO bias | -0.3 | 2.2 | V | |
VDDS1 | Supply voltage range for VDDSHV1 IO bias | -0.3 | 2.2 | V | |
VDDS1_WKUP | Supply voltage range for VDDSHV1_WKUP IO bias | -0.3 | 2.2 | V | |
VDDS2 | Supply voltage range for VDDSHV2 IO bias | -0.3 | 2.2 | V | |
VDDS2_WKUP | Supply voltage range for VDDSHV2_WKUP IO bias | -0.3 | 2.2 | V | |
VDDS3 | Supply voltage range for VDDSHV3 IO bias | -0.3 | 2.2 | V | |
VDDS4 | Supply voltage range for VDDSHV4 IO bias | -0.3 | 2.2 | V | |
VDDS5 | Supply voltage range for VDDSHV5 IO bias | -0.3 | 2.2 | V | |
VDDS6 | Supply voltage range for VDDSHV6 IO bias | -0.3 | 2.2 | V | |
VDDS7 | Supply voltage range for VDDSHV7 IO bias | -0.3 | 2.2 | V | |
VDDS8 | Supply voltage range for VDDSHV8 IO bias | -0.3 | 2.2 | V | |
VDDSHV0 | Supply voltage range for dual-voltage IO domain | 1.8 V | -0.3 | 2.2 | V |
3.3 V | -0.3 | 3.8 | V | ||
VDDSHV0_WKUP | Supply voltage range for dual-voltage IO domain | 1.8 V | -0.3 | 2.2 | V |
3.3 V | -0.3 | 3.8 | V | ||
VDDSHV1 | Supply voltage range for dual-voltage IO domain | 1.8 V | -0.3 | 2.2 | V |
3.3 V | -0.3 | 3.8 | V | ||
VDDSHV1_WKUP | Supply voltage range for dual-voltage IO domain | 1.8 V | -0.3 | 2.2 | V |
3.3 V | -0.3 | 3.8 | V | ||
VDDSHV2 | Supply voltage range for dual-voltage IO domain | 1.8 V | -0.3 | 2.2 | V |
3.3 V | -0.3 | 3.8 | V | ||
VDDSHV2_WKUP | Supply voltage range for dual-voltage IO domain | 1.8 V | -0.3 | 2.2 | V |
3.3 V | -0.3 | 3.8 | V | ||
VDDSHV3 | Supply voltage range for dual-voltage IO domain | 1.8 V | -0.3 | 2.2 | V |
3.3 V | -0.3 | 3.8 | V | ||
VDDSHV4 | Supply voltage range for dual-voltage IO domain | 1.8 V | -0.3 | 2.2 | V |
3.3 V | -0.3 | 3.8 | V | ||
VDDSHV5 | Supply voltage range for dual-voltage IO domain | 1.8 V | -0.3 | 2.2 | V |
3.3 V | -0.3 | 3.8 | V | ||
VDDSHV6 | Supply voltage range for dual-voltage IO domain | 1.8 V | -0.3 | 2.2 | V |
3.3 V | -0.3 | 3.8 | V | ||
VDDSHV7 | Supply voltage range for dual-voltage IO domain | 1.8 V | -0.3 | 2.2 | V |
3.3 V | -0.3 | 3.8 | V | ||
VDDSHV8 | Supply voltage range for dual-voltage IO domain | 1.8 V | -0.3 | 2.2 | V |
3.3 V | -0.3 | 3.8 | V | ||
VPP_CORE | Supply voltage range for CORE EFUSE domain | NC(8) | V | ||
VPP_MCU | Supply voltage range for MCU EFUSE domain | -0.3 | 1.89 | V | |
USB0_VBUS | Voltage range for USB VBUS comparator input | -0.3 | 1.89 | V | |
USB1_VBUS | Voltage range for USB VBUS comparator input | -0.3 | 1.89 | V | |
Steady State Max. Voltage at all fail-safe IO pins | I2C0_SCL, I2C0_SDA, I2C1_SCL, I2C1_SDA, NMIn, VDDA_3P3_MON_WKUP, VDDA_3P3_MON0 | –0.3 | 3.8 | V | |
VDDA_1P8_MON_WKUP, VDDA_1P8_MON0 | -0.3 | 2.2 | V | ||
DDR_FS_RESETn | -0.3 | 2.2 | V | ||
Steady State Max. Voltage at all other IO pins(3) | VDDA_VSYS_MON(4) | -0.3 | 2.2(7) | V | |
All other IO pins | -0.3 | IO supply voltage + 0.3 | V | ||
Transient Overshoot and Undershoot specification at IO pin | 20% of IO supply voltage for up to 20% of signal period (see Figure 6-1, IO Transient Voltage Ranges) | 0.2 × VDD(5) | V | ||
TSTG(6) | Storage temperature | -55 | +150 | °C |
Fail-safe IO terminals are designed such they do not have dependencies on the respective IO power supply voltage. This allows external voltage sources to be connected to these IO terminals when the respective IO power supplies are turned off. The I2C0_SCL, I2C0_SDA, I2C1_SCL, I2C1_SDA, DDR_FS_RESETn, NMIn, VDDA_1P8_MON_WKUP, VDDA_1P8_MON0, VDDA_3P3_MON_WKUP, and VDDA_3P3_MON0 are the only fail-safe IO terminals. All other IO terminals are not fail-safe and the voltage applied to them should be limited to the value defined by the Steady State Max. Voltage at all IO pins parameter in Section 6.1, Absolute Maximum Ratings.