ZHCSLA7C December 2019 – September 2023 AM6526 , AM6528 , AM6546 , AM6548
PRODUCTION DATA
For more details about features and additional description information on the device DDR4 Memory Interfaces, see the corresponding sections within Section 5.3, Signal Descriptions and Section 7, Detailed Description.
The device has dedicated interfaces to DDR4 SDRAM. It supports JESD79-4B standard-compliant DDR4 SDRAM devices with the following features:
Table 6-32 and Figure 6-38 present switching characteristics for DDRSS.
NO. | PARAMETER | DDR TYPE | MODE | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|---|
1 | tc(DDR_CKP/DDR_CKN) | Cycle time, DDR_CKP and DDR_CKN | DDR4 | 1.25 | 1.6 | ns |
For more information, see section DDR Subsystem (DDRSS) in the device TRM.