ZHCSLA7C December 2019 – September 2023 AM6526 , AM6528 , AM6546 , AM6548
PRODUCTION DATA
For more details about features and additional description information on the device Controller Area Network Interface, see the corresponding sections within Section 5.3, Signal Descriptions and Section 7, Detailed Description.
Table 6-41 presents timing conditions for MCANi interface. Table 6-42 presents timing parameters for MCANi Interface.
PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|
INPUT CONDITIONS | ||||
SRI | Input slew rate | 2 | 15 | V/ns |
OUTPUT CONDITIONS | ||||
CL | Output load capacitance | 5 | 20 | pF |
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
M1 | tp(MCANi_TX) | Delay Time Max, Transmit Shift Register to MCANi_TX pin | 15 | ns | |
M2 | tp(MCANi_RX) | Delay Time Max, MCANi_RX pin to receive shift register | 15 | ns |
For more information, see section Controller Area Network (MCAN) in the device TRM.