ZHCSLA7C December 2019 – September 2023 AM6526 , AM6528 , AM6546 , AM6548
PRODUCTION DATA
Table 6-53 and Table 6-54 present Timing requirements and Switching characteristics for MMCi - Default Speed, 3.3V Legacy SDR in receiver and transmitter mode (see Figure 6-72 and Figure 6-73)
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
DSSD5 | tsu(cmdV-clkH) | Setup time, MMCi_CMD valid before MMCi_CLK rising clock edge | 2.15 | ns | |
DSSD6 | th(clkH-cmdV) | Hold time, MMCi_CMD valid after MMCi_CLK rising clock edge | 19.67 | ns | |
DSSD7 | tsu(dV-clkH) | Setup time, MMCi_DAT[j:0] valid before MMCi_CLK rising clock edge | 2.15 | ns | |
DSSD8 | th(clkH-dV) | Hold time, MMCi_DAT[j:0] valid after MMCi_CLK rising clock edge | 19.67 | ns |
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
DSSD0 | fop(clk) | Operating frequency, MMCi_CLK | 25 | MHz | |
DSSD1 | tw(clkH) | Pulse duration, MMCi_CLK high | 18.7 | ns | |
DSSD2 | tw(clkL) | Pulse duration, MMCi_CLK low | 18.7 | ns | |
DSSD3 | td(clkL-cmdV) | Delay time, MMCi_CLK falling clock edge to MMCi_CMD transition | -14.1 | 14.1 | ns |
DSSD4 | td(clkL-dV) | Delay time, MMCi_CLK falling clock edge to MMCi_DAT[j:0] transition | -14.1 | 14.1 | ns |