ZHCSLA7C December 2019 – September 2023 AM6526 , AM6528 , AM6546 , AM6548
PRODUCTION DATA
SIGNAL NAME [1] | DESCRIPTION [2] | PIN TYPE [3] | BALL [4] |
---|---|---|---|
EXT_REFCLK1 | External clock input to Main Domain, routed to Timer clock muxes as one of the selectable input clock sources for Timer/WDT modules, or as reference clock to MAIN_PLL2 (PER1 PLL) | I | A22 |
GPMC0_FCLK_MUX | GPMC functional clock output selected through a mux logic | O | R28 |
NMIn | External Interrupt | I | F18 |
OBSCLK0 | Observation clock output for test and debug purposes only | O | C23 |
PORz | Main Domain cold reset | I | E19 |
PORz_OUT | Main Domain POR status output | O | C19 |
REFCLK0N | SERDES Differential Clock Output (negative) | O | AF9 |
REFCLK0P | SERDES Differential Clock Output (positive) | O | AF10 |
REFCLK1N | SERDES Differential Clock Output (negative) | O | AE8 |
REFCLK1P | SERDES Differential Clock Output (positive) | O | AE9 |
RESETSTATz | Main Domain warm reset status output | O | D19 |
RESETz | Main Domain warm reset | I | F17 |
SOC_SAFETY_ERRORn | Error signal output from Main Domain ESM | IO | E20 |
SYSCLKOUT0 | SYSCLK0 output from Main PLL controller (divided by 4) for test and debug purposes only | O | B22 |