ZHCSRW0A February 2023 – August 2023 AM68 , AM68A
PRODUCTION DATA
SUPPLY NAME(2) | DESCRIPTION | MIN(1) | NOM | MAX(1) | UNIT | |
---|---|---|---|---|---|---|
VDD_CORE | Boot/Active voltage for MAIN domain core supply | 0.76(1) | 0.8 | 0.84(1) | V | |
VDD_MCU | Boot/Active voltage for MCUSS core supply | 0.76(1) | 0.8 | 0.89(1) | V | |
VDD_CPU | Boot voltage for CPU core supply, applied at cold power up event | 0.76(1) | 0.8 | 0.84(1) | V | |
Active voltage for CPU core supply, after AVS mode enabled in software | AVS(5)-5%(1) | AVS(5) | AVS(5)+5%(1) | V | ||
VDD_CPU AVS Range | AVS valid voltage range for VDD_CPU | 0.6 | 0.9 | V | ||
VDD_MCU_WAKE1 | Core supply for MCU WAKE function | 0.76 | 0.8 | 0.89 | V | |
VDD_WAKE0 | Core suply for MAIN domain WAKE function | 0.76 | 0.8 | 0.89 | V | |
VDDA_0P8_DLL_MMC0 | MMC PLL analog supply | 0.76 | 0.8 | 0.84 | V | |
VDDAR_CORE | Main domain RAM supply | 0.81 | 0.85 | 0.89 | V | |
VDDAR_MCU | MCUSS RAM supply | 0.81 | 0.85 | 0.89 | V | |
VDDAR_CPU | CPU RAM supply | 0.81 | 0.85 | 0.89 | V | |
VDDA_0P8_DSITX | DSITX clock supply | 0.76 | 0.8 | 0.84 | V | |
VDDA_0P8_DSITX_C | DSITX clock supply | 0.76 | 0.8 | 0.84 | V | |
VDDA_0P8_CSIRX0_1 | CSIRX analog supply low | 0.76 | 0.8 | 0.84 | V | |
VDDA_0P8_SERDES0_1 | SERDES0-1 analog supply low | 0.76 | 0.8 | 0.84 | V | |
VDDA_0P8_SERDES_C0_1 | SERDES0-1 clock supply | 0.76 | 0.8 | 0.84 | V | |
VDDA_0P8_USB | USB0-1 0.8v analog supply | 0.76 | 0.8 | 0.84 | V | |
VDDA_0P8_PLL_DDR0 | DDR0 PLL analog supply low | 0.76 | 0.8 | 0.84 | V | |
VDDA_0P8_PLL_DDR1 | DDR1 PLL analog supply low | 0.76 | 0.8 | 0.84 | V | |
VDDA_1P8_USB | USB0-1 1.8v analog supply | 1.71 | 1.8 | 1.89 | V | |
VDDA_1P8_DSITX | DSITX analog supply high | 1.71 | 1.8 | 1.89 | V | |
VDDA_1P8_CSIRX0_1 | CSIRX analog supply high | 1.71 | 1.8 | 1.89 | V | |
VDDA_1P8_SERDES0_1 | SERDES0-1 analog supply high | 1.71 | 1.8 | 1.89 | V | |
VDDA_1P8_SERDES2_4 | SERDES2-4 analog supply high | 1.71 | 1.8 | 1.89 | V | |
VDDA_3P3_USB | USB0-1 3.3v analog supply | 3.14 | 3.3 | 3.46 | V | |
VDDA_MCU_PLLGRP0 | Analog supply for MCU PLL Group 0 | 1.71 | 1.8 | 1.89 | V | |
VDDA_PLLGRP0 | Analog supply for Main PLL Group 0 | 1.71 | 1.8 | 1.89 | V | |
VDDA_PLLGRP1 | Analog supply for MAIN PLL Group 1 | 1.71 | 1.8 | 1.89 | V | |
VDDA_PLLGRP2 | Analog supply for MAIN PLL Group 2 | 1.71 | 1.8 | 1.89 | V | |
VDDA_PLLGRP5 | Analog supply for MAIN PLL Group 5 (DDR) | 1.71 | 1.8 | 1.89 | V | |
VDDA_PLLGRP6 | Analog supply for MAIN PLL Group 6 | 1.71 | 1.8 | 1.89 | V | |
VDDA_PLLGRP7 | Analog supply for MAIN PLL Group 7 | 1.71 | 1.8 | 1.89 | V | |
VDDA_PLLGRP8 | Analog supply for MAIN PLL Group 8 | 1.71 | 1.8 | 1.89 | V | |
VDDA_PLLGRP9 | Analog supply for MAIN PLL Group 9 | 1.71 | 1.8 | 1.89 | V | |
VDDA_PLLGRP10 | Analog supply for MAIN PLL Group 10 | 1.71 | 1.8 | 1.89 | V | |
VDDA_PLLGRP12 | Analog supply for MAIN PLL Group 12 | 1.71 | 1.8 | 1.89 | V | |
VDDA_PLLGRP13 | Analog supply for MAIN PLL Group 13 | 1.71 | 1.8 | 1.89 | V | |
VDDA_WKUP | Oscillator supply for wkup domain | 1.71 | 1.8 | 1.89 | V | |
VDDA_ADC0 | ADC analog supply | 1.71 | 1.8 | 1.89 | V | |
VDDA_ADC1 | ADC analog supply | 1.71 | 1.8 | 1.89 | V | |
VDDA_MCU_TEMP | Analog supply for temperature sensor 0 in MCU domain | 1.71 | 1.8 | 1.89 | V | |
VDDA_POR_WKUP | WKUP domain analog supply | 1.71 | 1.8 | 1.89 | V | |
VDDA_1P8_MLB | MLB IO supply (6-pin interface) | 1.71 | 1.8 | 1.89 | V | |
VDDA_TEMP_0 | Analog supply for temperature sensor 0 | 1.71 | 1.8 | 1.89 | V | |
VDDA_TEMP_1 | Analog supply for temperature sensor 1 | 1.71 | 1.8 | 1.89 | V | |
VDDA_TEMP_2 | Analog supply for temperature sensor 2 | 1.71 | 1.8 | 1.89 | V | |
VDDA_TEMP_3 | Analog supply for temperature sensor 3 | 1.71 | 1.8 | 1.89 | V | |
VDDA_TEMP_4 | Analog supply for temperature sensor 4 | 1.71 | 1.8 | 1.89 | V | |
VDDA_OSC1 | Analog supply for HFOSC1 | 1.71 | 1.8 | 1.89 | V | |
VDDA_* | Peak to Peak Noise for all VDDA inputs | 25 | mV | |||
VDDS_DDR(3) | DDR inteface power supply | 1.06 | 1.1 | 1.15 | V | |
VDDS_DDR_C0 | IO power for DDR0 Memory Clock Bit (MCB) macro | 1.06 | 1.1 | 1.15 | V | |
VDDS_DDR_C1 | IO power for DDR1 Memory Clock Bit (MCB) macro | 1.06 | 1.1 | 1.15 | V | |
VDDS_MMC0 | MMC0 IO supply | 1.71 | 1.8 | 1.89 | V | |
VDDSHV0 | IO supply for main domain general | 1.8-V operation | 1.71 | 1.8 | 1.89 | V |
3.3-V operation | 3.14 | 3.3 | 3.46 | V | ||
VDDSHV0_MCU | IO supply MCUSS general IO group, and MCU and Main domain warm reset pins | 1.8-V operation | 1.71 | 1.8 | 1.89 | V |
3.3-V operation | 3.14 | 3.3 | 3.46 | V | ||
VDDSHV1_MCU(6) | IO supply for MCUSS IO group 1 | 1.8-V operation | 1.71 | 1.8 | 1.89 | V |
3.3-V operation | 3.14 | 3.3 | 3.46 | V | ||
VDDSHV2 | IO supply for main domain IO group 2 | 1.8-V operation | 1.71 | 1.8 | 1.89 | V |
3.3-V operation | 3.14 | 3.3 | 3.46 | V | ||
VDDSHV2_MCU | IO supply for MCUSS IO group 2 | 1.8-V operation | 1.71 | 1.8 | 1.89 | V |
3.3-V operation | 3.14 | 3.3 | 3.46 | V | ||
VDDSHV5 | IO supply for main domain IO group 5 | 1.8-V operation | 1.71 | 1.8 | 1.89 | V |
3.3-V operation | 3.14 | 3.3 | 3.46 | V | ||
USB0_VBUS | Voltage range for USB VBUS comparator input | 0 | See (7) | 3.46 | V | |
USB0_ID | Voltage range for the USB ID input | See (4) | V | |||
VSS | Ground | 0 | V | |||
TJ | Operating junction temperature range | Automotive | -40 | 125 | °C | |
Extended | -40 | 105 | °C | |||
Commercial | 0 | 90 | °C |