ZHCSG26C March 2017 – Janaury 2020 AMC1306E05 , AMC1306E25 , AMC1306M05 , AMC1306M25
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
fCLKIN | CLKIN clock frequency | 4.5 V ≤ AVDD ≤ 5.5 V | 5 | 21 | MHz | |
3.0 V ≤ AVDD ≤ 5.5 V | 5 | 20 | ||||
tCLKIN | CLKIN clock period | 4.5 V ≤ AVDD ≤ 5.5 V | 47.6 | 200 | ns | |
3.0 V ≤ AVDD ≤ 5.5 V | 50 | 200 | ||||
tHIGH | CLKIN clock high time | 20 | 25 | 120 | ns | |
tLOW | CLKIN clock low time | 20 | 25 | 120 | ns | |
tH | DOUT hold time after rising edge
of CLKIN |
AMC1306Mx(1),
CLOAD = 15 pF |
3.5 | ns | ||
tD | Rising edge of CLKIN to DOUT valid delay | AMC1306Mx(1), CLOAD = 15 pF | 15 | ns | ||
tr | DOUT rise time | 10% to 90%, 2.7 V ≤ DVDD ≤ 3.6 V,
CLOAD = 15 pF |
0.8 | 3.5 | ns | |
10% to 90%, 4.5 V ≤ DVDD ≤ 5.5 V,
CLOAD = 15 pF |
1.8 | 3.9 | ||||
tf | DOUT fall time | 90% to 10%, 2.7 V ≤ DVDD ≤ 3.6 V,
CLOAD = 15 pF |
0.8 | 3.5 | ns | |
90% to 10%, 4.5 V ≤ DVDD ≤ 5.5 V,
CLOAD = 15 pF |
1.8 | 3.9 | ||||
tISTART | Interface startup time | DVDD at 2.7 V (min) to DOUT valid with AVDD ≥ 3.0 V | 32 | 32 | CLKIN cycles | |
tASTART | Analog startup time | AVDD step to 3.0 V with DVDD ≥ 2.7 V, 0.1% settling | 0.5 | ms |