ZHCSDL7B November 2014 – March 2016 AMC7834
PRODUCTION DATA.
PIN | TYPE | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
ADC1 | 48 | I | Analog inputs channels. These channels are used for general monitoring. The input range of these pins is 0 to Vref. |
ADC2 | 47 | I | |
ADC3 | 46 | I | |
ADC4 | 45 | I | |
AGND1 | 17 | — | Analog ground. These pins are the ground reference point for all analog circuitry on the device. Connect the AGND1, AGND2, AGND3, and AGND4 pins to the same potential (AGND). Ideally, the analog and digital grounds should be at the same potential (GND) and must not differ by more than ±0.3 V. |
AGND2 | 22 | — | |
AGND3 | 35 | — | |
AGND4 | 43 | — | |
ALARMOUT | 2 | O | ALARMOUT is an open drain global alarm output. An external 10 kΩ pullup resistor to a voltage no higher than AVDD is required. The ALARMOUT output polarity is defined through the ALARMOUT-POLARITY bit in register 0x1B. The default polarity is active low. |
AUXDAC1 | 15 | O | Auxiliary DAC Outputs. The power-on-reset and clamp voltage for these DACs is always AGND. |
AUXDAC2 | 16 | O | |
AUXDAC3 | 18 | O | |
AUXDAC4 | 19 | O | |
AVCC | 14 | — | Positive analog power supply for the auxiliary DACs. |
AVDD1 | 26 | — | Analog supply voltage (4.5 V to 5.5 V). Connect the AVDD1 and AVDD2 pins to the same potential (AVDD). These pins must have the same value as the DVDD pin. |
AVDD2 | 44 | — | |
AVSS | 25 | — | Lowest potential in the system. This pin is typically tied to a negative supply voltage. If all the bipolar DACs are set to operate in positive output ranges can be connected to the analog ground. |
CS | 8 | I | Active low serial data enable. This input is the frame synchronization signal for the serial data. When this signal goes low, it enables the serial interface input shift register. |
D1+ | 52 | I | Remote temperature sensor D1. This pin is a positive input when D1 is enabled. This pin can be left unconnected if unused. |
D1– | 51 | I | Remote temperature sensor D1. This pin is a negative input when D1 is enabled. This pin can be left unconnected if unused. Pins D1– and D2– are internally shorted. |
D2+ | 50 | I | Remote temperature sensor D2. This pin is a positive input when D2 is enabled. This pin can be left unconnected if unused. |
D2– | 49 | I | Remote temperature sensor D2. This pin is a negative input when D2 is enabled. This pin can be left unconnected if unused. Pins D1– and D2– are internally shorted. |
DAC1 | 23 | O | Bipolar DAC outputs 1 and 2. These DACs share the same range and clamp voltage. |
DAC2 | 24 | O | |
DAC3 | 27 | O | Bipolar DAC outputs 3 and 4. These DACs share the same range and clamp voltage. |
DAC4 | 28 | O | |
DACTRIG | 6 | I | DAC trigger active low control input. When the DACTRIG pin is low, the contents of the DAC data registers are transferred to the DAC active registers. The DAC outputs update only after the DAC active registers have been loaded. This pin is only operational in open loop current sensing mode. |
DAV/ADC_RDY | 1 | O | The DAV/ADC_RDY pin is in high-impedance mode by default and must be enabled through the DAVPIN-EN bit in register 0x11 to access the DAV or ADC_RDY functionality.
DAV is an active low ADC synchronization signal. A 20 µs pulse (active low) on this pin is used to indicate the end of a conversion sequence. Alternatively the pin can be set to operate as ADC_RDY through the DAVPIN-SEL bit in register 0x11. ADC_RDY is an active high synchronization signal used to indicate when the ADC is in the READY state. |
DGND | 11 | — | Digital ground. This pin is the ground reference point for all digital circuitry on the device. Ideally, the analog and digital grounds should be at the same potential (GND) and must not differ by more than ±0.3 V. |
DVDD | 13 | — | Digital supply voltage (4.5 V to 5.5 V). This pin must be the same value as the AVDD pins. |
GPIO1 | 56 | I/O | General-purpose digital I/Os. These pins are bidirectional open-drain, digital I/Os and requires an external 10 kΩ pullup resistor to a voltage no higher than AVDD. If unused, the GPIO pins should be connected to ground. |
GPIO2 | 55 | I/O | |
GPIO3 | 54 | I/O | |
GPIO4 | 53 | I/O | |
IOVDD | 12 | — | IO supply voltage (1.7 V to 3.6 V). This pin sets the I/O operating voltage and threshold levels. |
PAVDD | 41 | — | Power supply for the PA_ON control signal (4 V to 20 V). |
PA_ON | 40 | O | PA_ON is a synchronization signal capable of driving an external PMOS switch and controlling the flow of drain current to a power amplifier (PA) transistor. The PA_ON pin has an internal 120 kΩ pull-up resistor to the PAVDD pin. The maximum output voltage is set by the PAVDD pin and limited to 20 V. For drain voltages higher than 20 V, tying the PAVDD pin to the AVDD pins and scaling the control signal externally is recommended. The PA_ON signal state can be set through a register write but it can also be configured to trigger automatically in the case of an ALARM event or when any of the SLEEP signals is activated. |
REF_CMP | 42 | I/O | Reference compensation capacitor connection. Connect a 4.7 μF capacitor between this pin and the AGND4 pin for ADC reference compensation. |
REF_IN | 20 | I | Reference input to the device. This pin can be connected to the REF_OUT pin to use the device internal reference or alternatively to an external voltage reference source. |
REF_OUT | 21 | O | Internal voltage reference output. Connect this pin directly to the REF_IN pin to operate the device in internal reference mode. An external buffer amplifier with a high impedance input is required to drive an external load. This pin can be left unconnected. |
RESET | 5 | I | Active low reset input. Logic low on this pin causes the device to perform a hardware reset. |
SCLK | 7 | I | Serial interface clock. |
SDI | 9 | I | Serial interface data input. Data is clocked into the input shift register on each rising edge of the SCLK pin. |
SDO | 10 | O | Serial interface data output. The SDO pin is in high impedance when the CS pin is high. Data is clocked out of the input shift register on each falling edge of the SCLK pin. |
SENSE1+ | 39 | I | Current sense 1 external sense resistor power connection |
SENSE1– | 38 | I | Current sense 1 external sense resistor load connection |
SENSE2+ | 37 | I | Current sense 2 external sense resistor power connection |
SENSE2– | 36 | I | Current sense 2 external sense resistor load connection |
SENSE3+ | 34 | I | Current sense 3 external sense resistor power connection |
SENSE3– | 33 | I | Current sense 3 external sense resistor load connection |
SENSE4+ | 32 | I | Current sense 4 external sense resistor power connection |
SENSE4– | 31 | I | Current sense 4 external sense resistor load connection |
SLEEP1 | 3 | I | Active high asynchronous power down digital input 1. The power down functions of this pin are register configurable. |
SLEEP2 | 4 | I | Active high asynchronous power down digital input 2. The power down functions of this pin are register configurable. |
VCLAMP1 | 30 | I | Power-on reset and clamp voltage control input for bipolar DACs 1 and 2. The resulting power-on reset (POR) and clamp voltage value is given by Equation 1. Equation 1. CLAMP = –3 × VCLAMP[1:2]
|
VCLAMP2 | 29 | I | Power-on reset and clamp voltage control input for bipolar DACs 3 and 4. The resulting POR and clamp voltage value is given by Equation 1. |
Thermal Pad | — | The thermal pad is located on the bottom-side of the device package. The thermal pad should be tied to the same potential as the AVSS pin for optimal thermal dissipation. Alternatively, the thermal pad can be left unconnected. |